# Low-temperature Electrodeposition of Crystalline Semiconductor Nano/Microstructures & Application of As-prepared Materials in Li-ion Batteries

by

Luyao Ma

A dissertation submitted in partial fulfillment of the requirements for the degree of Doctor of Philosophy (Chemistry) In the University of Michigan 2017

**Doctoral Committee:** 

Professor Stephen Maldonado, Chair Professor Bart M. Bartlett Professor Mark Banaszak Holl Professor Jamie Phillips © Luyao Ma

# maluyao@umich.edu

# ORCID 0000-0001-7533-9349

All Rights Reserved

2017

# DEDICATION

To my fiancée, parents, family and friends,

whose support and encouragement made this thesis possible.

## Acknowledgements

I want to acknowledge my family, fiancée, teachers, friends and people who I got a chance to meet or know for making me who I am. I also like to thank my mentors, colleagues, all the staffs that helped me for making this thesis possible.

I cannot thank my family enough, especially my mom and dad, for teaching me how to think comprehensively, logically and creatively; be passionate, responsible and diligent about work, and be a good communicator. I want to thank my fiancée, Shuang for all the support and care in the past five years, all the joy you bring to my life, all the happy moments we spend together, and being smarter than me all the time. Thanks to my teachers and mentors, from kindergarten to undergrad, for all the knowledge and introducing me to science. I want to thank all my friends and roommates for the company during my years of adolescent for sharing all the fun, frustration and dirty secrets. I would also like to thank anyone who have inspired me at some point in my life for being great individuals whom other people can look up to.

In the past five years, I have been blessed to work with extremely talented and interesting colleagues. I want to thank Professor Maldonado for giving me the chance to be a scientist, and teaching me the skills that I will need for my future career. Thanks to everyone in the Maldonado group, for showing me how things work, helping with research and making this place like a family. I also want to thank professors and colleagues I have worked with for being open and collaborative, all the staff for being supportive and awesome at what they do. Finally, many thanks to people that I have hanged out with in the gym, on the pitch and at the bars for helping me be a graduate student that still has a life.

# **TABLE OF CONTENTS**

| DEDICATION              | ii  |
|-------------------------|-----|
| ACKNOWLEDGEMENTS        | iii |
| LIST OF FIGURES         | vii |
| ABSTRACT                | XV  |
| CHAPTER 1. Introduction | 1   |

# A. Background

- i. Properties and Applications of Group IV Semiconductors
- ii. Practical Significance of Group IV Semiconductor Nanowires
- iii. Synthesis of Semiconductor Nanowires
- iv. Electrochemical Liquid-Liquid-Solid (ec-LLS) Process
- **B.** Content Description
- C. References

- A. Introduction
- **B.** Methods
- C. Results
- **D.** Discussion
- E. Conclusions

F. References

| CHAPTER 3. Direct Electrochemical Deposition of Crystalline Silicon Nanowires at $T \ge 60^{\circ}$ C |
|-------------------------------------------------------------------------------------------------------|
| A. Introduction                                                                                       |
| B. Methods                                                                                            |
| C. Results                                                                                            |
| D. Discussion                                                                                         |
| E. Conclusions                                                                                        |
| F. References                                                                                         |
| CHAPTER 4. High-Performance Polycrystalline Ge Microwire Film Anodes for Li                           |

- A. Introduction
- **B.** Methods
- C. Results
- **D.** Discussion
- **E.** Conclusions
- F. References

CHAPTER 5. Ec-LLS growth of Si Microwires with Different Liquid Metals......88

- A. Introduction
- **B.** Methods
- C. Results
- **D.** Discussion
- E. Conclusions

F. References

| CHAPTER 6. Future Work and | Conclusions |  |
|----------------------------|-------------|--|
|----------------------------|-------------|--|

- A. Future Work
  - I. Doping mechanism of ec-LLS semiconductor growth
  - II. Electrochemical liquid-phase-epitaxy (ec-LPE) growth of Si thin films
  - III. Application of ec-LLS grown Si in Li-ion batteries
- **B.** Conclusions
- C. References

# LIST OF FIGURES

| Figure 1.1. Schematic of a (a) field-effect transistor, (b) thin-film solar cell and (c) battery        |
|---------------------------------------------------------------------------------------------------------|
| electrode using nanowires as a composition4                                                             |
| Figure 1.2. Schematic illustration of (a) vapor-liquid-solid process and (b) solution-liquid-           |
| solid process                                                                                           |
| Figure 1.3. Schematic illustration of metal assisted chemical etching of Si7                            |
| Figure 1.4. Schematic illustration of electrochemical liquid-liquid-solid process11                     |
| Figure 1.5. Schematic illustration of (a) heterogeneous nucleation and (c) homogenous                   |
| nucleation13                                                                                            |
| Scheme 2.1. Schematic depiction of Ge nanowire ec-LLS process in water under                            |
| potentiostatic control                                                                                  |
| Scheme 2.2. Schematic depiction of preparation of Ga droplet arrays through natural                     |
| lithography and Ga electrodeposition. (a) Deposition of hexagonally close-packed                        |
| monolayer of polystyrene (PS) microspheres. (b) Annealing step to increase contact area                 |
| between microspheres and substrate. (c) Spin-coating spin-on-glass solution to backfill                 |
| void space. (d) Removal of PS microspheres resulting in patterned silica (SiO <sub>x</sub> ) film. (e)  |
| Electrodeposition of Ga nanodroplets within the silica pattern. (f) Removal of silica pattern           |
| through HF(aq) etch                                                                                     |
| Figure 2.1. (a) Optical image of a 1 $\text{cm}^2$ n <sup>+</sup> -Si substrate coated with polystyrene |
| microsphere monolayer. (b) A top-down view scanning electron micrograph of                              |
| hexagonally closed-packed monolayer. Cross-sectional electron micrographs of Si                         |
| substrate decorated with PS nanospheres (c) before and (d) after annealing process. Red                 |
| circle highlight microsphere shape before and after anneal                                              |

Figure 2.2. Scanning electron micrographs of silica pattern with different sizes of openings and pitch. (a-c) Silica pattern created by using 0.75, 2 and 10 µm polystyrene (PS) microspheres with 2 minutes annealing at 125 °C. (d-f) Silica pattern created by using 0.75, 2 and 10 µm PS microspheres with 4 minutes annealing at 125 °C. Scale bars: 2 µm. Red circles are guides to highlight exposed openings. The values in the upper right corner of Figure 2.3. Scanning electron micrographs of Ga nanodroplets (a-e) before and (f-j) after Ge nanowire ec-LLS. Each vertical pair of images represents a matched pair of conditions, i.e. Ga nanodroplet films with the size and pitch shown in the top micrograph were used to electrodeposit the Ge nanowire films shown in the bottom image. Scale bars:  $1 \mu m \dots 29$ **Figure 2.4.** Observed distributions of (a-e) Ga nanodroplet diameters and (f-j) Ge nanowire **Figure 2.5.** Current-potential response for n<sup>+</sup>-Si electrode coated with Ga nanodroplets immersed in 0.1 M GeO<sub>2</sub> (aq) (black line),  $n^+$ -Si electrode coated with Ga nanodroplets in electrolyte without 0.1 M GeO<sub>2</sub> (aq) (blue line) and bare  $n^+$ -Si electrodes in electrolyte with **Figure 2.6.** Current-time response for  $n^+$ -Si electrodes coated with Ga nanodroplets immersed in an aqueous solution containing 0.01 M Na<sub>2</sub>B<sub>4</sub>O<sub>7</sub> and 0.1 M GeO<sub>2</sub> and biased at -1.6 V vs Ag/AgCl. The chronoamperometric responses correspond to Ga nano/microdroplet films as shown in Figure 3(a), 3(b), 3(c), 3(d), and 3(e), respectively. Red arrows indicate steady-state current for H<sub>2</sub> evolution in just an aqueous solution of Figure 2.7. (a) Measured X-ray diffraction pattern collected after Ge electrodeposition with Ga nanoparticles possessing  $\overline{d} = 0.08 \ \mu m$  at -1.6 V vs Ag/AgCl for 1 h. (b)

Transmission electron micrograph of an individual Ge nanowire electrodeposited at -1.6V vs Ag/AgCl for 1 h. (c) High-resolution transmission electron micrograph of same Ge nanowire as in (b). Inset: selected area electron diffraction pattern indicating a diamond Figure 2.8. (a) Plan-view scanning electron micrograph of a Ge nanowire film prepared with ec-LLS performed in an aqueous solution containing 0.01 M Na<sub>2</sub>B<sub>4</sub>O<sub>7</sub> and 0.1 M GeO<sub>2</sub> and biased at -1.6 V vs Ag/AgCl. (b) Observed distribution of Ge nanowire Figure 2.9. (a) Scanning electron micrograph of a Ge crystal prepared by ec-LLS in an aqueous solution containing 0.01 M Na<sub>2</sub>B<sub>4</sub>O<sub>7</sub> and 0.1 M GeO<sub>2</sub> and biased at -1.6 V vs Ag/AgCl with Ga microdroplet with a radius =  $3 \mu m$ . (b,c) Energy dispersive spectroscopic elemental mapping of same area in (a) with b) the K line for Ga and c) the K line for Ge.37 Figure 2.10. Scanning electron micrograph of a Ge microwire electrodeposited on a pristine n<sup>+</sup>-Si substrate *via* ec-LLS using a Ga microdroplet prepared without natural Figure 3.1. a) Schematic depiction of the three electrode electrochemical cell setup used for Si nanowire ec-LLS. A porous plate separated the working and reference electrode compartment from the counter electrode. b) A pictorial representation of the Si ec-LLS nanowire deposition process, where the electrochemical reduction of SiCl<sub>4</sub> seeded the growth of Si nanowires only at liquid metal nanodroplets. c) A microscopic illustration of the elementary steps in the Si nanowire ec-LLS process (not drawn to scale)......46 Figure 3.2. a) Voltammetric responses for a bare  $n^+$ -Si(111) electrode in propylene carbonate containing 0.2 M tetrabutylammonium chloride and 0.5 M SiCl<sub>4</sub> electrolyte, a

 $n^+$ -Si(111) electrode coated with Ga nanodroplets immersed in propylene carbonate

**Figure 3.3.** Scanning electron micrographs (viewed at a 45° tilt angle) of a n<sup>+</sup>-Si(111) substrate coated with Ga nanodroplets (a) before and (b) after Si nanowire ec-LLS at T =120 °C as in Figure 2b. Insets: Optical photographs of a film of Ga nanodroplets before and after Si nanowire ec-LLS. c) Electron micrographs (plan view) showing orientation of as-prepared Si nanowires after ec-LLS at T = 90 °C on n<sup>+</sup>-Si(100) and (d) n<sup>+</sup>-Si(111) electrodes. The insets in (c) and (d) describe the four degenerate [111] directions expected Figure 3.4. Size distribution of the diameters of Ga nanodroplets and Si nanowires shown Figure 3.5. (a) Scanning electron micrograph of a Si nanowire prepared by 20 min ec-LLS electrodeposition at 120 °C. (b) Enlarged SEM image of the region indicated in (a). (c) EDX spectroscopic elemental mapping of Ga content in the cap of nanowire as shown in Figure 3.6. (a-d) Scanning electron micrographs of Ga coated n<sup>+</sup>-Si(100) substrate after Si electrodeposition at (a) 120 °C, (b) 90 °C, (c) 60 °C and (d) 40 °C through ec-LLS Figure 3.7. a) Powder X-ray diffractogram and (b) Raman spectrum of Si nanowires prepared by ec-LLS at T = 90 °C in propylene carbonate containing 0.2 M

Figure 4.3. a, b) Electron micrographs of as-prepared ec-LLS grown Ge microwires before and after one galvanostatic cycle in 1 M LiPF<sub>6</sub> electrolyte at a rate of 0.1 C. (c, d) Electron micrographs of annealed/etched Ge microwires before and after one galvanostatic cycle in 1 M LiPF<sub>6</sub> electrolyte at a rate of 0.1 C. (e) Size distribution histogram of ec-LLS grown Ge microwires before and after 1<sup>st</sup> cycle (f) Size distribution histogram of annealed/etched Figure 4.4. a) Selected galvanostatic discharge-charge cycles (1<sup>st</sup>, 2<sup>nd</sup>, 25<sup>th</sup> and 80<sup>th</sup>) for an as-prepared Ge microwire film electrode recorded at 0.1 C rate using Li foil as the counter electrode in 1 M LiPF<sub>6</sub> electrolyte. b) Differential capacity plot of the 1<sup>st</sup> cycle of asprepared Ge microwires and annealed/etched Ge microwires. The electrodes were cycled at 0.1 C rate in 1 M LiPF<sub>6</sub> electrolyte. c) Galvanostatic discharge capacities of as-prepared Ge microwires (black circles) and annealed/etched Ge microwires (open circles) cycling at 0.1 C rate in 1 M LiPF<sub>6</sub> electrolyte. d) Galvanostatic charge (red circles) and discharge (black squares) capacities of as-prepared Ge microwire anode cycling at 0.1 C, 0.2 C, 0.5 C, C, 2C, 5C, 10C and 0.1 C rate in 1 M LiPF<sub>6</sub> electrolyte. The coulombic efficiencies for each charge-discharge cycle are indicated on the right y-axis (blue circles)......77

Figure 4.5. Ge anode capacity retention as a function of Ge microwire dimensions cycled at C/10 rate. (a) Discharge capacities of Ge microwires grown on  $7.7 \pm 0.5 \,\mu$ m Su-8 pattern. **Figure 4.6.** (a, b) Scanning transmission electron micrographs of Ge cross-sectional slices of as-prepared Ge microwires before and after cycling for Li<sup>+</sup> insertion/removal at 0.1 C in 1 M LiPF<sub>6</sub> electrolyte. Inset: Selected area electron diffraction patterns of areas indicated Figure 4.7. High magnification scanning tunneling electron micrographs of the sample shown in Figure S2. a) A high magnification view of one section of the material along a fracture. b, c) The corresponding elemental maps collected for Ga and Ge, respectively, in Figure 5.1. (a) Schematic illustration of the three-electrode Teflon cell used for Si ec-LLS. (b) Photoresist pattern coated Si substrate. (c) Pattern coated Si substrate filled with liquid Figure 5.2. Cyclic voltammogram of Ferrocene on Pt electrode in 0.2 M TBAPF<sub>6</sub> dissolved PC at scan rate of 50 mV/s.....94 Figure 5.3. (a) SU-8 pattern of 6 µm hole size, 6 µm pitch size and 2 µm thickness. (b) SU-8 pattern filled with Ga microdroplets......95 Figure 5.4. Ec-LLS grown Si microwires from Ga microdroplets at nominally (a) 110 °C (b) 120 °C (c) 130 °C and (d) 140 °C.....96 Figure 5.5. (a) Scanning electron micrograph of a Si microwire grown by ec-LLS. (b, c) Energy dispersive X-ray spectroscopic elemental map of a Si microwire. (d) Energy Figure 5.6. Powder X-ray diffractogram of a Si microwire coated n<sup>+</sup>-Si(100) substrate...99

| Figure 5.7. Scanning electron micrographs of Si microwires grown using (a) eGaIn (b)               |
|----------------------------------------------------------------------------------------------------|
| eGaAg microdroplets as the liquid metal electrodes at 108-110 °C. (c, d) Energy dispersive         |
| X-ray spectroscopic elemental map of the Si microwire in (a)100                                    |
| Figure 6.1. Energy dispersive X-ray spectrum of ec-LLS grown Ge using eGaIn as the                 |
| liquid metal microelectrode106                                                                     |
| Figure 6.2. (a) Atom probe tomography analysis of the distribution of Ge, Ga and In in a           |
| slice of Ge crystal. (b) Line profile of atomic concentration of Ge, Ga and In in the slice of     |
| Ge crystal107                                                                                      |
| Figure 6.3. Schematic drawing of the Si ec-LPE process. Ga is compressed by Si substrate           |
| at the bottom, and a porous membrane that is permeable to electrolyte flow but resists             |
| infusion by the liquid metal at the top109                                                         |
| Figure 6.4. (a) Optical photograph of a hydrophobic material infiltrated SiC membrane.             |
| (b) Scanning electron micrograph of the front side of SiC membrane. (light color part in           |
| (a)). (c) Scanning electron micrograph of hydrophobic material on SiC surface110                   |
| Figure 6.5. (a) Cyclic voltammogram of SiCl <sub>4</sub> on Ga thin film electrode at 110 °C. (b)  |
| Current response of SiCl <sub>4</sub> reduction at -1.8 V vs Ag/AgCl in PC at 110 °C for 1 hour112 |
| Figure 6.6. (a) Ec-LPE grown Si thin film on a $n^+$ -Si(100) substrate. (b) X-ray                 |
| diffractogram of ec-LPE grown Si thin film and Si(100) substrate113                                |
| Figure 6.7. (a) Scanning electron micrograph of Si nanowire branched Ge microwire. Inset:          |
| schematic of the designed heterostructure. (b, c) Energy dispersive X-ray spectroscopic            |
| mapping of the ec-LLS grown heterostructure in (a)115                                              |
| Figure 6.8. Galvanostatic discharge/charge curves of the Si/Ge heterostructure anode at            |
| 0.1 C rate116                                                                                      |

## ABSTRACT

Crystalline group IV semiconductor materials (i.e. Si and Ge) are essential components in many electronic and optoelectronic devices. Based on their alloying reactions with Li ion, Si and Ge are also potential rechargeable battery anode materials. In these and other applications, nanostructured forms of crystalline Group IV semiconductors particularly show enhanced and desirable properties, providing impetus for their development. The current synthetic methods for nano/microstructured group IV semiconductors usually demand high energy input, involve complicated instrumentation or require highly-refined precursors. The aim of this thesis is to develop non-energy-intensive synthetic methods, namely electrochemical liquid-liquid-solid (ec-LLS) processes, for the synthesis of nano/microstructured group IV semiconductor materials using simple instruments and common chemicals. Furthermore, this thesis also demonstrates that the ec-LLS grown materials can directly be used in energy storage devices and shows high performance. The essence of the ec-LLS process is the utilization of liquid metal (e.g. Ga (l), eGaIn (l), Hg (l)) electrodes for the electrodeposition of group IV semiconductors. The liquid metal serves as the cathode on which precursors are electrochemically reduced and the solvent phase for crystallization.

This dissertation summarizes results from several hypotheses that address the fundamental aspects and practical utility of ec-LLS for the preparation of crystalline Ge and Si. Chapter 2 examines the hypothesis that the size of the liquid metal electrode determines the diameter of ec-LLS grown Ge nanowires. The change in the morphology of Ge deposits when Ga reaches micrometer size is also shown. Chapter 3 focuses on the hypothesis that crystalline Si nanowires can be grown via ec-LLS process at low temperatures. The morphology and crystallinity of ec-LLS grown Si nanowires as a

function of substrate orientation, temperature and liquid metal identity is also discussed. Chapter 4 investigates the hypothesis that ec-LLS grown Ge microwires are electrochemically active to be used as Li-ion battery anode. The effect of Ga impurities on the performance of Ge anode is also discussed. Chapter 5 describes work illustrating that Si microwires can be prepared by ec-LLS with liquid metal electrodes showing high solubility for Si. Preliminary results are summarized that suggest further strategies to improve the prospects for this ec-LLS process. Overall, this dissertation will also serve as a foundation for future advancements in the ec-LLS preparation of other materials of interest.

# **CHAPTER 1**

#### Introduction

#### A. Background

## *i.* Properties and applications of group IV semiconductors

Semiconductors have conductivities in the range of  $10^{-2}$  to  $10^9$  ohm-cm, which is higher than that of insulators ( $10^{14}$  to  $10^{22}$  ohm-cm), but lower than good conductors (~ $10^{-6}$  ohm-cm), such as metals.<sup>1</sup> The conductivity of semiconductors can be altered by introduction of impurities (i.e. doping) into the crystal structure, which lowers its resistance. The behavior of charge carriers (e.g. electrons, electron holes etc.) within semiconductors and at junctions, such as excitation by light and heat, and one-direction current flow forms the basis of photovoltaic and thermoelectric effects as well as amplification and switching functions.

In general, for electrons to flow in a solid, they must be in a partially filled band or have access to a nearby empty band. A band formed from n atoms contains 2n states. If each atom contributes one valence electron to the band, the band will be half full and the solid will possess the characteristic properties of a metal, which is electrons in the band changes their states with an applied electron field. If each atom contributes two valence electrons, the band will be exactly full if no other bands overlap in energy. All states in the band being full, an applied electric field cannot cause the electrons in the band to change their state, and therefore bands formed from the filled inner electronic shells of an atom do not normally lead to conductivity. For a solid to be an insulator, it is necessary for it to contain and even number of electrons per atom, and further it is necessary for the uppermost band containing electrons to be separated from other bands above by an energy gap >> kT (0.026 ev at room temperature) at the temperature of interest. Diamond is an insulator because it has four valence electrons and the relevant bands are separated by ~5 ev. Si and Ge have the same valence and crystal structure as diamond, but are semiconductors: the band separation here is of the order of 1 ev. The essential differences between insulators, semiconductors and metallic conductors may be attributed to differences in valency and the energy relationships of the various bands.<sup>1</sup>

Certain types of impurities and imperfections may affect drastically the electrical properties of a semiconductor. For example, the addition of phosphorous (P) to Si in the proportion of 1 P atom per 10<sup>5</sup> Si atoms increases the conductivity of pure Si by a factor of 10<sup>6</sup> at room temperature. Impurity atoms having additional and deficient valence electrons comparing to the host semiconductor crystal are n-type and p-type dopants respectively. For instance, Si and Ge crystallize in the diamond cubic structure with each atom forming four covalent bonds corresponding to the chemical valence four. If an impurity atom of five valence electrons, such as phosphorus (P), arsenic (As) or antimony (Sb), is substituted in the lattice in place of a normal atom, there will be one additional valence electron from the impurity atom. Therefore, an excess positive charge from the impurity atom which has lost one electron and an excess electron which is the carrier exist. On the other hand, the addition of trivalent impurities such as boron (B), aluminum (Al) or gallium (Ga) to Si or Ge creates deficiencies of valence electrons (i.e. 'holes'), which acts as the carrier.

Semiconductors materials with holes as the majority carriers are p-type, with electrons as the majority carriers are n-type. When p- and n- type materials are in contact with each other, a pn junction forms. At the interface, some of the excess electrons from the n-type combine with 'holes' from the p-type. The resulting charge separation creates a depletion zone that impedes any further movement of electrons. An important property of p-n junctions is that they allow electron flow only from the n side to the p side when a forward bias is applied.

An important class of optoelectronic devices based on semiconductors is photovoltaics, such as solar cells. Light (photons) incident on the p-n junction gets absorbed by an electron, which is then excited to the conduction band. Once in the conduction band, the electron travels downhill to the n side of the junction, with a hole migrating to the p side. This creates a flow of current that is the reverse of what is seen in a forward biased p-n junction. The result is the conversion of light energy to electrical energy.

Group IV elements, such as Si and Ge form Li-rich binary alloys, so can be used to make high-capacity Li-ion battery electrodes.<sup>2</sup> The theoretical capacities of Si (4200 mAh g<sup>-1</sup>) and Ge (1600 mAh g<sup>-1</sup>) are significantly higher than commercial Li-ion battery anode graphite (372 mAh g<sup>-1</sup>). The reaction of Li with Si and Ge to form  $\text{Li}_x\text{M}$  alloy operates at a chemical potential slightly higher than oxidation of Li, making it a suitable as the anode for Li-ion batteries. However, group

IV elements (i.e. Si, Ge, Sn, Pb) experience large volume expansion/contraction during the discharge/charge reactions.

#### *ii.* Practical Significance of Group IV Semiconductor Nanowires

Nanomaterials are defined as having at least one dimension between 1 and 100 nm. Advance in semiconductor industry have followed the Moore's Law, which states the number of transistors per unit area on integrated circuits doubles every year.<sup>3</sup> Moore's Law essentially requires the feature size of transistors to miniaturize to half its size every year, and the semiconductor industry entered the sub-100 nm regime in the early 2000s. Currently, 14 nm FinFET has been developed by Intel in 2014.<sup>4</sup> Semiconductor nanowires are attractive components for future nanoelectronics since they can exhibit a range of device functions. Nanowires can be used in the most basic component of integrated circuitry: the field-effect transistor (FET). Various nanowire materials and FET geometries have been utilized to take advantage of the small size (tens of nanometers), single crystallinity and potential low cost of semiconductor nanowires.<sup>5</sup> For example, FETs have been configured from nanowires by depositing the nanomaterial on an insulating substrate surface, making source and drain contacts to the nanowire ends, and then configuring either a bottom or top gate electrode, as shown in Figure 1.1a.<sup>6</sup> Shortening the active channel by chemically controlling the placement of contacts also provide an avenue for high density attainment.

Semiconductor photovoltaic devices can also benefit from nanowire geometries. Arrays of Si nanowires with radial p-n junctions could serve as an alternative to wafer-based Si geometries for solar energy conversion applications (Figure 1.1b). There are three potential benefits of Si nanowire-based solar cells. First, the high aspect-ratio nanowire array with conformal p-n junction on the nanowire surface decouples the absorption of light from charge transport by allowing lateral diffusion of minority carriers to the p-n junction (which is at most 50-500 nm away) rather than hundreds of microns away as in wafer-based Si solar cells. Secondly, the optical absorption of Si nanowire arrays is dramatically increased across the spectrum as compared to solid thin-film Si solar cells, owing to the sub-wavelength scale of the wires.<sup>7</sup> Finally, the use of chemical grown nanowire structures may yield solar cells with an improved cost benefit compared to wafer-based Si solar cells due to the lower materials consumption, yet potentially comparable efficiency to bulk crystalline Si solar cells.<sup>8</sup>



**Figure 1.1**. Schematic of a (a) field-effect transistor, (b) thin-film solar cell and (c) battery electrode using nanowires as a composition.

Group IV materials, especially Si and Ge possess high theoretical capacity as the anode material for Li-ion batteries, but are limited by 400% volume expansion upon insertion and extraction of lithium,<sup>9</sup> which results in pulverization and capacity fading. Nanowire structured Si and Ge electrodes (Figure 1.1c) offer superior properties than their bulk counterparts in the following three aspects. First, Si and Ge nanowires can accommodate large strain without pulverization by having reversible volume expansion/contraction and small grain size which prevents fracture formation. Second, the wires provide good electric contact with the current collector without addition of conductive additives since they can be grown directly on the conductive substrates. Third, the nanoscale diameter also provides short lithium diffusion distance which could increase the rate capability of nanowire battery electrodes.<sup>10</sup>

### *iii.* Synthesis of Semiconductor Nanowires

The synthetic strategies for semiconductor nanowires can be categorized into 'bottom-up' and 'top-down' approaches. In the 'bottom-up' approach, a molecular species in the gaseous or liquid form is used as a precursor. The precursor molecules will then decompose under thermoannealing or chemical reduction to form zero valent semiconductor atoms, which are the building blocks to form one-dimensional crystals with anisotropic catalysis (Figure 1.2). In 'top-down' processes, etching techniques are commonly used in conjunction with lithographic patterns on bulk semiconductors crystals to form array of vertical nanowires. A typical example of 'top-down' process is metal assisted chemical etching of Si to form Si nanowires (Figure 1.3). 'Top-down' approaches have advantages in terms of controllability and reliability. However, in order to develop next generation semiconductor nanowire devices, such as Si nanowire based devices, 'bottom-up' methods are superior for the following three important reasons. First, 'bottom-up' processes are more cost effective, since it starts with Si compounds which can be synthesized using sand (i.e. SiO<sub>2</sub>) as the precursor, while 'top-down' approaches use single crystalline Si wafer, which is produce through an energy-intensive refining process. Second, 'bottom-up' methods are more versatile comparing to 'top-down' approaches, since the Si nanowires can be grown on a variety of substrates, which offers the possibility of direct device integration. Third, 'bottom-up' methods offer more variations for dopant control, such as dopant identity, concentration, gradient during different stages of nanowire growth which cannot be offered by 'top-down' processes. The



**Figure 1.2.** Schematic illustration of (a) vapor-liquid-solid process and (b) solution-liquid-solid process.



Figure 1.3. Schematic illustration of metal assisted chemical etching of Si.

variation in doping enables the direct fabrication of semiconductor nanowires of different carrier densities and p-n junctions.

# Bottom up methods

There are generally two strategies to generate Si or Ge crystals with one-dimensional morphologies: metal-nanoparticle-mediated (MNM) methods and template-directed methods. The metal-nanoparticle-mediated methods use the liquid-solid interface to define the growth diameter of nanowires through a heterogeneous nucleation mechanism. Template assisted growth, on the other hand, uses a physical template with nanoscale channels to confine the nucleation and growth of semiconductor crystal.

### Vapor-liquid-solid (VLS) and vapor-solid-solid (VSS) methods

The VLS crystal growth method is the most widely adopted approach to grow semiconductor nanowires. This process was originally developed by Wagner and co-workers serendipitously to produce micrometer-sized Si whiskers in 1960s<sup>11</sup>. VLS was then adopted by researchers in the nanoscience community to generate nanowires and nanorods from a rich variety of inorganic materials, including elemental semiconductors (e.g. Si, Ge),<sup>12-14</sup> III-V semiconductors (e.g. GaN, GaAs, InAs)<sup>15-18</sup> and II-VI semiconductors (e.g. ZnS, CdS, ZnSe).<sup>19-22</sup> A typical VLS process starts with the thermal decomposition of gaseous precursors. The growth species adsorbs on the surface of and subsequently dissolves into liquid nanodroplets of a catalyst metal, followed by nucleation of growth of crystalline wires. The one-dimensional growth is mainly induced and dictated by the liquid metal droplets, the sizes of which remain essentially unchanged during the entire process of wire growth. In this sense, each liquid droplet serves as a soft template to strictly limit the lateral growth of an individual wire. The steps involved in a VLS process are schematically illustrated in Figure 1.2a. Both physical methods (laser ablation, thermal evaporation, and arc discharge) and chemical methods (chemical vapor deposition (CVD)) have been employed to generate the vapor species required for the growth of nanowires.<sup>23</sup> By using Au nanoparticles as the catalyst for crystal growth, crystalline Ge and Si nanowires can be grown at around the eutectic temperature of Au-Ge and Au-Si, using silane, germane or their halogenated forms as the precursors.<sup>14, 24</sup>

In general, the growth temperature of VLS should exceed the eutectic temperature of catalyst-semiconductor element to keep the catalyst nanoparticles in a liquid phase. However, many experiments conducted below the eutectic temperature still afforded nanowires, and these

processes are called vapor-solid-solid (VSS). For example, VSS growth of Si nanowires was carried out using Cu, which is transformed into Cu<sub>3</sub>Si once the reaction started, as the catalyst around 500 - 600 °C, 200 - 300 °C lower than the eutectic temperature of Si-Cu (802 °C). Real-time observations showed that wire growth involves rigid rotations of the catalyst particles and is by repeated ledge nucleation and flow at the Cu<sub>3</sub>Si/Si interface.<sup>25</sup> The VSS process has been successfully applied to the growth of Si, Ge and GaAs nanowires. However, there is yet to be a generic mechanism for VSS processes comparing to VLS, and there are fewer cases in which nanowire growth is mediated by a metal catalyst in a solid phase. VSS offers an alternative method to grow semiconductor nanowires of which the eutectic temperature is very high, and has the potential to fabricate an abrupt junction when used on heterostructure nanowire growth.

Solution-liquid-solid (SLS), supercritical fluid-liquid-solid (SFLS) and supercritical fluidsolid-solid (SFSS) methods

As an analogy to the VLS process, SLS methods were developed to synthesis crystalline semiconductor nanowires in solution at relatively low temperatures (Figure 1.2b). In a typical procedure, metal nanocrystals (e.g. Au, Bi, Ga) were used as the catalyst which seeds the nucleation and a soft template to direct one-dimensional crystal growth. The growth species was generated through the decomposition of organometallic precursors on the surface nanocrystals. Using Ga nanoparticles in hexadecane solvent, crystalline Si nanowires were generated at as low as  $200 \,^{\circ}C.^{26}$ 

The use of a pressurized supercritical fluid can extend the solution-phase nanowire growth temperature up to ~650 °C, which allows for the use of metal nanocrystals with higher eutectic temperatures, and precursors that decomposes at higher temperatures to produce a wider range of semiconductor nanowires.<sup>27</sup> For example, bulk quantities of defect-free crystalline Si nanowires were produced using Au nanocrystals as the catalyst, diphenylsilane as the precursor in supercritical hexane at 500 °C and 270 bar.<sup>28</sup>

When various transition metal nanoparticles were employed to grow Si and Ge nanowires via SFSS, nanowires still grew even at a temperature more than 300 °C below the bulk metal-semiconductor eutectic temperature.<sup>29-30</sup> Ni nanocrystals were used for the synthesis of Si nanowires in supercritical toluene at a temperature range of 450-500 °C, and the eutectic temperature of Si-Ni is 816 °C. Ni nanocrystals induced Si crystallization through the solid-phase

alloying of Si in the Ni seeds and facilitated the growth of crystalline Si nanowires with minimum defects.

## Template-directed synthesis

Template-directed synthesis represents a versatile route to fabricate 1D semiconductor nanostructures. The template serves as a scaffold within which a different material is generated in situ and shaped into a nanostructure with its morphology complementary to that of the template. A wealth of templates has been successfully demonstrated, such as channels within a porous material, <sup>31-33</sup> features on the surfaces of a solid substrate<sup>34</sup> and mesoscale structures self-assembled from block copolymers.<sup>35-36</sup> Template-directed synthesis provides a simple, high-throughput, and cost-effective procedure that also allows the topology present in a template to be duplicated in a single step.<sup>23</sup> Template directed synthesis can be coupled with VLS<sup>32-33</sup> or low temperature processes to produce semiconductor nanowires, such as electrodeposition.<sup>31</sup> There are two major drawbacks to this process. First, nanostructures synthesized using template-directed methods, especially low-temperature methods are often polycrystalline or amorphous as-prepared. Second, selective removal of the template using post-synthesis treatment (e.g. chemical etching or calcination) is necessary, complicating direct integration of as-prepared materials to device platforms.

In summary, existing bottom-up synthetic strategies for semiconductor nanowires requires at least 200 °C to produce crystalline materials and involves complicated instrumentations. Low-temperature methods, such as template-assisted electrodeposition only yields amorphous materials

### Electrochemical Liquid-Liquid-Solid (ec-LLS) Process

As an electrochemical analog of the VLS and SLS process, electrochemical liquid-liquidsolid (ec-LLS) process was developed to produce crystalline semiconductors at low temperatures. To carry out this process, a low melting-point metal (e.g. Hg (l), Ga (l), eGaIn (l)) is used as the cathode for electrochemical reduction of precursors as well as the solvent for nucleation and crystal growth. After being reduced and adsorbed on the surface of liquid metals, the growth species will dissolve into the liquid metal, followed by nucleation and crystal growth after reaching supersaturation (Figure 1.4). Homogenous nucleation can take place within the liquid metal to form bulk semiconductor crystals when a macroscopic size liquid metal is used.<sup>37-38</sup> At the same time, nano/microstructured semiconductor crystals form through a heterogeneous nucleation



Figure 1.4. Schematic illustration of electrochemical liquid-liquid-solid process.

mechanism when nano/microdroplets of liquid metals are used.<sup>39-40</sup> Schematic illustrations of both processes are shown in Figure 1.5.

Ec-LLS extends the concept of metal-nanoparticle-mediated (MNM) methods to the solution based electrochemical system. Ec-LLS allows the crystal growth process to happen at lower temperatures comparing to VLS and SLS processes on two aspects. First, lower reaction temperatures are allowed when electrochemical reduction is used as the driving force to decompose the precursors instead of thermal decomposition. In both VLS and SLS processes, thermal decomposition of precursor molecules demands the process to be carried out at elevated temperatures (> 200 °C), even if certain noble metal nanocrystals catalyze the decomposition process.<sup>41</sup> Secondly, low melting-point liquid metals (e.g. Hg ( $T_m = -38.8 \text{ °C}$ ), Ga ( $T_m = 29.8 \text{ °C}$ ), *e*GaIn ( $T_m = 15.7$  °C)) are used as the cathode in ec-LLS, which are molten (i.e. reaction state) when nanowire growth is carried out at near or below room temperatures. In VLS and SLS processes, noble metal (e.g. Au, Ag) nanocrystals are commonly used as the crystal growth catalyst, of which the eutectic temperature is > 360 °C. Most MNM methods require metal nanoparticles to be molten to achieve crystalline nanowire growth at decent yield, thus ec-LLS can be carried out at much lower temperature since the catalyst being used are molten at near room temperatures. There are exceptions in MNM methods where semiconductor nanowires growth are catalyzed by solid metal nanocrystals (i.e. VSS, SFLSS), and SLS process has also started to adopt low meltingpoint metal catalysts (e.g. Ga, Bi ( $T_m = 271.5 \text{ °C}$ ), Sn ( $T_m = 271.5 \text{ °C}$ )), but up to now all ec-LLS covalent semiconductor nanowire growths are carried out at temperatures > 100 °C lower than the lowest-temperature SLS processes.<sup>26, 42</sup>

In the previous reports on Si electrodeposition on solid substrates, only amorphous deposits were obtained from low-temperature (<100 °C) electrodeposition experiments. Recently, we have seen Si crystal being produced *via* ec-LLS process at low temperatures.<sup>38</sup> The uniqueness of the ec-LLS process is that a Ga liquid metal electrode instead of a conventional solid electrode is used for the crystal growth process. Similar to VLS and liquid-phase-epitaxy (LPE) processes, in which a liquid mediate phase is used to facilitate the crystal growth, we believe that the liquid metal Ga in our system enable Si crystal growth at this low operation temperature. The liquid metal Ga serves as a sink for dissolution of crystal growth species (i.e. Si) which is reduced on Ga surface. Limited solubility of Si in Ga at this low temperature allows Si to reach supersaturation rapidly.<sup>43</sup> Si will begin to nucleate as a result of supersaturation, and liquid metal phase will give the Si little



Figure 1.5. Schematic illustration of (a) heterogeneous nucleation and (c) homogenous nucleation.

dwelling time which enables Si atoms to find the right position to develop a crystal lattice. If a solid electrode is used, reduced Si will deposit on the substrate directly. Because there is no liquid mediate phase to create crystal growth condition, only amorphous deposits can be obtained.

#### **B.** Content Description

Chapter 2 discusses ec-LLS deposition of crystalline Ge nanowires as a function of Ga nanodroplet size. Direct preparation of crystalline Ge nanowires from dissolved aqueous solutions of GeO<sub>2</sub> via electrodeposition through an ec-LLS process using a variety of Ga nano/microdroplets has been demonstrated. A templated silica film featuring regularly spaced opening with defined sizes was prepared on n<sup>+</sup>-Si substrates by a modified natural lithography patterning process. These platforms were used to electrodeposit Ga droplet arrays with defined sizes and pitch. The Ga nano/microdroplets subsequently facilitated Ge nanowire ec-LLS in water as a function of droplet size. The amperometric responses recorded during ec-LLS indicated an apparent size-dependence on the measured current-time transients. However, none of the recorded current-time profiles fit either Cottrell-type or standard nucleation models. Similarly, electron micrographs of the asproduced Ge nanowires showed a strong correlation between the base size of the Ge nanowires and the Ga droplet diameter. All nanowires featured a consistent taper, with a cone angle of approximately 10°. For the largest Ga droplets, no nanowires were observed under the employed ec-LLS conditions. Instead, a large isotropic Ge deposit covered with small Ge nanowires was observed. These cumulative results provide the first probe of the effects that liquid metal size(volume) have on electrodeposition by ec-LLS. Chapter 2 is reproduced with permission from J. Electrochem. Soc., 161, D3044 (2014). (Copyright 2014, The Electrochemical Society)

Chapter 3 elaborates on the direct electrochemical deposition of crystalline Si nanowires at  $T \ge 60$  °C. Direct synthesis of crystalline Si nanowires at low temperatures has been achieved through an ec-LLS process. Liquid metal nanodroplets containing Ga were used as both discrete ultramicroelectrodes and crystal growth seeds for Si nanowires. This new ec-LLS process was performed in propylene carbonate containing SiCl<sub>4</sub> at temperatures as low as 60 °C. X-ray diffraction and Raman spectra separately and independently indicated the nanowires were crystalline as prepared. Scanning electron micrographs of Si nanowires grown on both Si(111) and Si(100) substrates further showed that the direction of nanowire growth specifically followed the crystallographic orientation of the underlying substrate, indicating deposition with homoepitaxy. Localized electron diffraction patterns collected from individual Si nanowires in a transmission electron microscope showed the characteristic pattern of the diamond cubic structure of crystalline Si. Additional experiments were performed that indicated the wetting of the electrodeposited Si by the liquid metal influenced the morphology of the resultant nanowire. These cumulative results support the overarching premise that ec-LLS is a unique synthetic method for crystalline Si nanowires at low temperatures. Chapter 3 is reproduced with permission from *RSC Adv.*, **6**, 78818 (2016). (Copyright 2016, Royal Society of Chemistry)

Chapter 4 details the process to fabricate high-performance polycrystalline Ge microwire film anodes for Li-ion batteries. A high-performance Li ion battery anode has been made using Ge microwire films with up to 10 at.% Ga content. These materials were prepared by the electrochemical liquid-liquid-solid (ec-LLS) process with *e*GaIn alloy droplets at T = 80 °C. The Ge microwires were studied as prepared and also after an annealing-etching sequence intended to lower Ga content. The as-prepared Ge microwires yielded an initial discharge capacity of 1350 mA h g<sup>-1</sup> and retained more than 80% of their original capacity after 80 cycles when subject to discharge-charge cycles at 0.1 C. The treated Ge microwires still showed unusually large capacities and decent capacity retention, albeit less than the as-prepared materials. The cumulative data point to the premises that not only is ec-LLS amenable to making active Li<sup>+</sup> battery anodes, but it yields unique materials that suggest that Ga incorporation is beneficial to countering the material stress/fracturing incurred during Li<sup>+</sup> insertion. Chapter 4 is reproduced with permission from *ACS Energy Lett.*, **2**, 238 (2017). (Copyright 2017, The American Chemical Society)

Chapter 5 tests the efficacy of Si microwire growth via ec-LLS. Crystalline Si microwires were grown *via* ec-LLS galvanostatically at 140 °C. Temperature dependence studies of Si microwire ec-LLS were performed between 100 - 140 °C. *e*GaIn liquid metal electrode did not reduce Ga incorporation into Si microwires. Si microwires of higher crystallinity were not observed when EGaAg were used as the liquid metal electrode.

Chapter 6 presents data on three different unfinished projects. The first project aims at determining the metal-loading mechanism of ec-LLS process. Energy dispersive X-ray spectroscopy (EDS) and atom probe tomography (APT) were used to quantitatively determine impurity content in ec-LLS grown crystals. Dopant density in ec-LLS grown crystals were also derived from conductivity measurements. Second, electrochemical liquid-phase-epitaxy (ec-LPE) growth of Si thin film is demonstrated. Cyclic voltammetry and chronoamperometry were carried

out to study electrochemical reduction of SiCl<sub>4</sub> on Ga liquid thin films. Scanning electron microscopy (SEM) and powder X-ray diffraction (PXRD) were used to characterize the morphology and crystallinity of ec-LPE grown Si thin films. Third, a Si/Ge heterostructure is grown via ec-LLS and used as anode for Li-ion batteries. Galvanostatic charge-discharge measurement were carried out on the Si/Ge electrode in a half cell.

# C. References

1. Kittel, C.; Holcomb, D. F., Introduction to solid state physics. *American Journal of Physics* **1967**, *35* (6), 547-548.

2. Park, C.-M.; Kim, J.-H.; Kim, H.; Sohn, H.-J., Li-alloy based anode materials for Li secondary batteries. *Chem. Soc. Rev.* **2010**, *39* (8), 3115-3141.

Moore, G. E., Cramming more components onto integrated circuits. *Electronics* 1965, *38* (8).

4. Natarajan, S.; Agostinelli, M.; Akbar, S.; Bost, M.; Bowonder, A.; Chikarmane, V.; Chouksey, S.; Dasgupta, A.; Fischer, K.; Fu, Q. In *A 14nm logic technology featuring 2 nd-generation FinFET, air-gapped interconnects, self-aligned double patterning and a 0.0588 µm 2 SRAM cell size*, 2014 IEEE International Electron Devices Meeting, IEEE: 2014; pp 3.7. 1-3.7. 3.

5. Dasgupta, N. P.; Sun, J.; Liu, C.; Brittman, S.; Andrews, S. C.; Lim, J.; Gao, H.; Yan, R.; Yang, P., 25th anniversary article: semiconductor nanowires–synthesis, characterization, and applications. *Adv. Mater.* **2014**, *26* (14), 2137-2184.

6. Cui, Y.; Zhong, Z.; Wang, D.; Wang, W. U.; Lieber, C. M., High performance silicon nanowire field effect transistors. *Nano Lett.* **2003**, *3* (2), 149-152.

7. Kelzenberg, M. D.; Boettcher, S. W.; Petykiewicz, J. A.; Turner-Evans, D. B.; Putnam, M. C.; Warren, E. L.; Spurgeon, J. M.; Briggs, R. M.; Lewis, N. S.; Atwater, H. A., Enhanced absorption and carrier collection in Si wire arrays for photovoltaic applications. *Nat. Mater.* **2010**, *9* (3), 239-244.

8. Tsakalakos, L.; Balch, J.; Fronheiser, J.; Korevaar, B.; Sulima, O.; Rand, J., Silicon nanowire solar cells. *Appl. Phys. Lett.* **2007**, *91* (23), 233117.

9. Boukamp, B.; Lesh, G.; Huggins, R., All-solid lithium electrodes with mixed-conductor matrix. *J. Electrochem. Soc.* **1981**, *128* (4), 725-729.

10. Chan, C. K.; Peng, H.; Liu, G.; McIlwrath, K.; Zhang, X. F.; Huggins, R. A.; Cui, Y., Highperformance lithium battery anodes using silicon nanowires. *Nat. Nanotechnol.* **2008**, *3* (1), 31-35.

11. Wagner, R.; Ellis, W., Vapor-liquid-solid mechanism of single crystal growth. *Appl. Phys. Lett.* **1964**, *4* (5), 89-90.

12. Morales, A. M.; Lieber, C. M., A laser ablation method for the synthesis of crystalline semiconductor nanowires. *Science* **1998**, *279* (5348), 208-211.

13. Wu, Y.; Yang, P., Germanium nanowire growth via simple vapor transport. *Chem. Mater.* **2000**, *12* (3), 605-607.

14. Westwater, J.; Gosain, D.; Tomiya, S.; Usui, S.; Ruda, H., Growth of silicon nanowires via gold/silane vapor–liquid–solid reaction. *J. Vac. Sci. Technol. B* **1997**, *15* (3), 554-557.

15. Chen, C.-C.; Yeh, C.-C.; Chen, C.-H.; Yu, M.-Y.; Liu, H.-L.; Wu, J.-J.; Chen, K.-H.; Chen, L.-C.; Peng, J.-Y.; Chen, Y.-F., Catalytic growth and characterization of gallium nitride nanowires. *J. Am. Chem. Soc.* **2001**, *123* (12), 2791-2798.

16. Shi, W.; Zheng, Y.; Wang, N.; Lee, C.; Lee, S., Synthesis and microstructure of gallium phosphide nanowires. *J. Vac. Sci. Technol. B* **2001**, *19* (4), 1115-1118.

17. Chen, C.-C.; Yeh, C.-C., Large-scale catalytic synthesis of crystalline gallium nitride nanowires. *Adv. Mater.* **2000**, *12* (10), 738-741.

18. Shimada, T.; Hiruma, K.; Shirai, M.; Yazawa, M.; Haraguchi, K.; Sato, T.; Matsui, M.; Katsuyama, T., Size, position and direction control on GaAs and InAs nanowhisker growth. *Superlattices Microstruct.* **1998**, *24* (6), 453-458.

19. Wang, Y.; Zhang, L.; Liang, C.; Wang, G.; Peng, X., Catalytic growth and photoluminescence properties of semiconductor single-crystal ZnS nanowires. *Chem. Phys. Lett.* **2002**, *357* (3), 314-318.

20. Wang, Y.; Meng, G.; Zhang, L.; Liang, C.; Zhang, J., Catalytic growth of large-scale single-crystal CdS nanowires by physical evaporation and their photoluminescence. *Chem. Mater.* **2002**, *14* (4), 1773-1777.

21. Duan, X.; Lieber, C. M., General synthesis of compound semiconductor nanowires. *Adv. Mater.* **2000**, *12* (4), 298-302.

22. Lopez-Lopez, M.; Guillen-Cervantes, A.; Rivera-Alvarez, Z.; Hernandez-Calderon, I., Hillocks formation during the molecular beam epitaxial growth of ZnSe on GaAs substrates. *J. Cryst. Growth* **1998**, *193* (4), 528-534.

23. Xia, Y.; Yang, P.; Sun, Y.; Wu, Y.; Mayers, B.; Gates, B.; Yin, Y.; Kim, F.; Yan, H., Onedimensional nanostructures: synthesis, characterization, and applications. *Adv. Mater.* **2003**, *15* (5), 353-389.

24. Kodambaka, S.; Tersoff, J.; Reuter, M. C.; Ross, F. M., Germanium Nanowire Growth Below the Eutectic Temperature. *Science* **2007**, *316* (5825), 729-732.

25. Wen, C.-Y.; Reuter, M.; Tersoff, J.; Stach, E.; Ross, F., Structure, growth kinetics, and ledge flow during vapor- solid- solid growth of copper-catalyzed silicon nanowires. *Nano Lett.* **2009**, *10* (2), 514-519.

26. Sun, J.; Cui, F.; Kisielowski, C.; Yu, Y.; Kornienko, N.; Yang, P., Low-Temperature Solution-Phase Growth of Silicon and Silicon-Containing Alloy Nanowires. *J. Phys. Chem. C* **2015**.

27. Hanrath, T.; Korgel, B. A., Supercritical fluid–liquid–solid (SFLS) synthesis of Si and Ge nanowires seeded by colloidal metal nanocrystals. *Adv. Mater.* **2003**, *15* (5), 437-440.

28. Holmes, J. D.; Johnston, K. P.; Doty, R. C.; Korgel, B. A., Control of Thickness and Orientation of Solution-Grown Silicon Nanowires. *Science* **2000**, *287* (5457), 1471-1473.

29. Tuan, H.-Y.; Lee, D. C.; Hanrath, T.; Korgel, B. A., Catalytic solid-phase seeding of silicon nanowires by nickel nanocrystals in organic solvents. *Nano Lett.* **2005**, *5* (4), 681-684.

30. Tuan, H.-Y.; Lee, D. C.; Hanrath, T.; Korgel, B. A., Germanium nanowire synthesis: An example of solid-phase seeded growth with nickel nanocrystals. *Chem. Mater.* **2005**, *17* (23), 5705-5711.

31. Mallet, J.; Molinari, M.; Martineau, F.; Delavoie, F.; Fricoteaux, P.; Troyon, M., Growth of silicon nanowires of controlled diameters by electrodeposition in ionic liquid at room temperature. *Nano Lett.* **2008**, *8* (10), 3468-3474.

32. Zhang, X.-Y.; Zhang, L.-D.; Meng, G.-W.; Li, G.-H.; Jin-Phillipp, N.; Phillipp, F., Synthesis of ordered single crystal silicon nanowire arrays. *Adv. Mater.* **2001**, *13* (16), 1238-1241. 33. Lew, K.-K.; Redwing, J. M., Growth characteristics of silicon nanowires synthesized by vapor–liquid–solid growth in nanoporous alumina templates. *J. Cryst. Growth* **2003**, *254* (1–2), 14-22.

34. Müller, T.; Heinig, K.-H.; Schmidt, B., Formation of Ge nanowires in oxidized silicon V-grooves by ion beam synthesis. *Nucl. Instrum. Meth. B* **2001**, *175*, 468-473.

35. Lu, J. Q.; Yi, S. S., Uniformly sized gold nanoparticles derived from PS-b-P2VP block copolymer templates for the controllable synthesis of Si nanowires. *Langmuir* **2006**, *22* (9), 3951-3954.

36. Zschech, D.; Kim, D. H.; Milenin, A. P.; Scholz, R.; Hillebrand, R.; Hawker, C. J.; Russell, T. P.; Steinhart, M.; Gösele, U., Ordered Arrays of 〈 100∟ -Oriented Silicon Nanorods by CMOS-Compatible Block Copolymer Lithography. *Nano Lett.* **2007**, *7* (6), 1516-1520.

37. Carim, A. I.; Collins, S. M.; Foley, J. M.; Maldonado, S., Benchtop electrochemical liquid– liquid–solid growth of nanostructured crystalline germanium. *J. Am. Chem. Soc.* **2011**, *133* (34), 13292-13295.

38. Gu, J.; Fahrenkrug, E.; Maldonado, S., Direct electrodeposition of crystalline silicon at low temperatures. *J. Am. Chem. Soc.* **2013**, *135* (5), 1684-1687.

39. Fahrenkrug, E.; Biehl, J.; Maldonado, S., Electrochemical Liquid–Liquid–Solid Crystal Growth of Germanium Microwires on Hard and Soft Conductive Substrates at Low Temperature in Aqueous Solution. *Chem. Mater.* **2015**, *27* (9), 3389-3396.

40. Fahrenkrug, E.; Gu, J.; Jeon, S.; Veneman, P. A.; Goldman, R. S.; Maldonado, S., Room-temperature epitaxial electrodeposition of single-crystalline germanium nanowires at the wafer scale from an aqueous solution. *Nano Lett.* **2014**, *14* (2), 847-852.

41. Lee, D. C.; Hanrath, T.; Korgel, B. A., The Role of Precursor-Decomposition Kinetics in Silicon-Nanowire Synthesis in Organic Solvents. *Angew. Chem., Int. Ed.* **2005,** *44* (23), 3573-3577.

42. Lu, X.; Anderson, K. J.; Boudjouk, P.; Korgel, B. A., Low temperature colloidal synthesis of silicon nanorods from isotetrasilane, neopentasilane, and cyclohexasilane. *Chem. Mater.* **2015**, *27* (17), 6053-6058.

43. Olesinski, R. W.; Kanani, N.; Abbaschian, G., The Ga– Si (Gallium-Silicon) system. J. *Phase Equilib.* **1985**, *6* (4), 362-364.
### **CHAPTER 2**

# Electrochemical Liquid-Liquid-Solid Deposition of Crystalline Ge Nanowires as a Function of Ga Nanodroplets Size

#### A. Introduction

The ability to grow semiconductor nanostructures of desired sizes is key to making asprepared materials suitable for device applications. Since Ge nanowires were grown from Ga nanodroplets of one uniform size via ec-LLS,<sup>1</sup> we started to explore the possibility of growing Ge nanowires of different sizes by using different size Ga nanodroplets. On the other hand, the morphology change of Ge nanowires grown from Ga droplets of different sizes can help us understand different ec-LLS nucleation modes.

In this chapter, we examine the hypothesis that the size of the nanodroplet affects the Ge nanowire ec-LLS process (Scheme 2.1), the observable electrochemical responses, and the resultant materials' morphological properties. We first show results for a modified natural lithography process with polystyrene spheres and solution cast silica for the preparation of Ga nanodroplet films on a flat conductive support (Scheme 2.2). We present results from experiments performed with  $n^+$ -Si(100) as the support substrates. In addition to being mostly inert towards H<sub>2</sub> evolution in water, these Si substrates can support crystalline Ge nanowire ec-LLS with heteroepitaxy.<sup>1</sup> Accordingly, results are presented where Ga nanodroplets films are used to conduct ec-LLS on  $n^+$ -Si(100) so as to produce individual crystalline Ge nanowires. The voltammetric and current-time transients are reported, as well as evidence indicating factors that impact epitaxy and deposition rates. Further data are presented that show the morphology of electrodeposited Ge follows the size of the Ga nanodroplets and that indicate pertinent aspects of the ec-LLS process.

### **B.** Methods



Scheme 2.1. Schematic depiction of Ge nanowire ec-LLS process in water under potentiostatic control.



**Scheme 2.2.** Schematic depiction of preparation of Ga droplet arrays through natural lithography and Ga electrodeposition. (a) Deposition of hexagonally close-packed monolayer of polystyrene (PS) microspheres. (b) Annealing step to increase contact area between microspheres and substrate. (c) Spin-coating spin-on-glass solution to backfill void space. (d) Removal of PS microspheres resulting in patterned silica (SiO<sub>x</sub>) film. (e) Electrodeposition of Ga nanodroplets within the silica pattern. (f) Removal of silica pattern through HF(aq) etch.

*Materials and Chemicals.* Acetone (Certified ACS, Fisher), ethanol (Certified ACS, Fisher), sodium dodecyl sulfate (99%, Acros Organics), tetraethyl orthosilicate (99+%, Aldrich), HCl (36.5 – 38 wt % in H<sub>2</sub>O, Fisher), HF (49 wt % in H<sub>2</sub>O, Transene Inc.), Ga(NO<sub>3</sub>)<sub>3</sub> (99.9%, Aldrich), NaCl (99+%, Aldrich), GeO<sub>2</sub> (99.999%, Acros Organics), and Na<sub>2</sub>B<sub>4</sub>O<sub>7</sub>·10H<sub>2</sub>O (Analytical Reagent, Mallinckrodt) were used as received. Water with a resistivity > 18.2 MΩ·cm (Barnsted Nanopure) was used throughout. Single crystalline n<sup>+</sup>-type Si(100) wafers (As-doped, R < 0.007 ohm·cm, 0.625 ± 0.020 mm thick) were obtained from Crysteco. Si wafers were cut into ~0.5 cm<sup>2</sup> squares, cleaned by immersing in a 3:1 (v/v) solution of 98% H<sub>2</sub>SO<sub>4</sub> (Fisher) and 30% H<sub>2</sub>O<sub>2</sub> (aq) (v/v, Fisher) for 1 hour, and stored submerged in water prior to use. Polystyrene micro/nanospheres (Polybead® Microspheres) with diameters of 0.75 µm, 2 µm and 10 µm were purchased as 2.5% solids (w/v) aqueous suspensions from Polysciences, Inc. A 100 × 15 mm plastic petri dish was used for monolayer film formation. The aqueous suspensions of polystyrene microspheres were centrifuged and collected apart from solvent, washed with ethanol to remove surfactant, and then re-suspended in a 1:1 (v/v) mixture of ethanol and an aqueous solution of 0.2 mM sodium dodecyl sulfate (SDS).

Formation of Close-Packed Monolayer of Micro/Nanospheres For close-packed films of small (diameter < 2  $\mu$ m) polystyrene spheres, an interface self-assembly process<sup>2</sup> was used. Briefly, each Si substrate was placed on the bottom of a petri dish filled with an aqueous 0.2 mM SDS. A 3  $\mu$ L drop of the polystyrene sphere suspension was then added to the top of the solution by first casting the suspension drop onto the bottom of a hydrophilic glass slide that was immersed at 45° (with respect to the plane of the petri dish) and then allowing the drop to slide down on to the petri dish solution. Upon reaching the glass slide/solution interface, the polystyrene spheres dispersed on the top of the solution and formed a colored film. Additional drops of polystyrene nanosphere suspensions were added in this way until the entire top of the solution was coated with sphere. The solution was then emptied out of the petri dish from the bottom without disturbing the Si substrate via a syringe. As the solution level decreased, the film of polystyrene spheres descended upon and coated the top of the Si substrate.

For close-packed films of large (diameter =  $10 \ \mu m$ ) polystyrene spheres, a spin-coating method<sup>3</sup> was used. A  $2 \ \mu L$  drop of the polystyrene microsphere suspension was cast onto the front side of 5a Si substrate mounted in a spin coater (6800 Spin Coater Series, SCS). The substrate was spun nominally at 120 rpm for 2 minutes but the speed and duration were tuned slightly (by 5%)

to obtain uniform monolayer coverage on the substrate. Higher spin speeds resulted in more void areas within the film while lower spin speeds facilitated multilayer stacking.

The close-packed micro/nanosphere monolayer films were then annealed at 125 °C in air in a muffle furnace (Thermolyne Benchtop Muffle Furnace, 120 V, Thermo Scientific) to adhere the micro/nanospheres to the substrate and to increase the contact area between each micro/nanosphere and the Si substrate. The Si substrate was then etched with 5% HF(aq) to remove any native oxide without mechanical change to the polystyrene film. The coated Si substrate was then re-mounted onto the spin-coater and covered with a 'spin-on-glass' solution consisting of 0.2 M TEOS, 0.05 M HCl in water/ethanol 1:1 (v/v) solvent. The TEOS-covered Si substrate was spun at 650 rpm for 2 min to ensure complete infiltration of TEOS into the void spaces between the close-packed spheres and to allow for condensation formation of silica (SiO<sub>x</sub>). The polystyrene film was then removed by immersion of the substrate in a vessel containing neat acetone inside a sonicator (Ultrasonic Cleaner Model 2510, Branson) 3 times for 5 min each. The resultant film constituted of periodic silica openings with defined openings at the bottom that exposed the bare underlying Si substrate. The area of these openings was defined both by the initial annealing step and the original size of the polystyrene micro/nanosphere.

*Preparation of Ga Nanodroplet films* The openings in patterned silica films were used to electrodeposit uniform Ga nanodroplets onto the Si substrate. The backside of the Si substrates was first scratched with a diamond tip scribe, etched locally with 5% HF(aq), rinsed clean, and then rubbed with Ga-In eutectic to make Ohmic contact. The Si substrates were then placed on a  $1 \times 2.5 \times 0.2$  cm stainless steel support. A Teflon cell featuring a 0.2 cm outer-diameter Viton O-ring was then press-fit on top of the Si substrates, exposing a surface area of ~0.1 cm<sup>2</sup>. The cell was then filled with a buffered (pH = 2.5, adjusted by HCl) aqueous solution of either 0.01, 0.1 or 0.2 M Ga(NO<sub>3</sub>)<sub>3</sub>. All Ga and Ge electrodepositions were performed with a CH Instruments 760C potentiostat. A three-electrode configuration with a Pt mesh counter electrode and a Ag/AgCl (sat. KCl) reference electrode was employed. A current of 1.0 mA was applied for 3-90 s to reduce Ga into the openings in the silica film. Before use in ec-LLS, the silica pattern was then etched away using a brief immersion in 1% HF(aq) for 5-15 s.

*ec-LLS of Ge Nanowires* Ge ec-LLS was performed with the Ga nanodroplet films using an aqueous electrolyte containing 0.01 M Na<sub>2</sub>B<sub>4</sub>O<sub>7</sub> and dissolved GeO<sub>2</sub> at a formal concentration of 0.1 M. A constant applied potential of -1.6 V vs Ag/AgCl was applied for 1 - 9 hr at room temperature.

*Material Characterization* Scanning electron microscopy was performed with a Philips XL30 FEG SEM operated at 15 kV with a secondary electron detector. Energy dispersive spectroscopy (EDS) was performed at 20 kV with an EDAX UTW detector. Particle size and nanowire orientation distributions were analyzed based on the SEM images using Adobe Photoshop CS3 and ImageJ (Version 1.45s). High resolution transmission electron microscopy (HRTEM) was conducted with a JEOL 2010F analytical electron microscope equipped with a zirconated tungsten (100) thermal field emission source at 200 kV acceleration voltages. Powder X-ray diffraction patterns were collected with a Bruker D8 Advance diffractometer equipped with a Cu Kα source, 0.6 mm incident beam slit and a Lynx Eye detector.

### C. Results

Figure 2.1a shows a representative Si substrate coated by a close-packed monolayer of polystyrene microspheres with mean diameters ( $\overline{d}$ ) of 2 µm. A representative electron micrograph of the packing of the individual microspheres is shown in Figure 2.1b. By the methods described here, domain sizes for highly ordered, close-packed monolayers of micro/nanospheres of 40 µm<sup>2</sup> were routinely observed, with little to no void space in between each ordered 2D domain. As prepared, the polystyrene spheres had minimal direct contact with the underlying Si substrate (Figure 2.1c). Upon annealing just above the glass transition temperature of polystyrene, the shape of the microspheres distorted slightly, significantly increasing the contact area with the underlying Si substrate (Figure 2.1d). Upon infiltrating the polystyrene microsphere monolayer with a 'spin-on-glass' solution, curing the infiltrated solution, and then removing the polystyrene microspheres, a one-layer-thick 'inverse opal' silica film coated the Si substrates (Figure 2.2). The salient feature for this work is the underlying Si substrate was only exposed at the bottom of the opal, with an opening size defined by the contact area of the annealed polystyrene microspheres. Through judicious selections of the original nano/microsphere size and annealing time, the diameters and pitches of the exposed openings could be tuned by over an order of magnitude.

The patterns as shown in Figure 2.2 were then filled with individual nanodroplets of liquid Ga by electrodeposition. The initial deposits within the templated film openings were particulate and several small Ga particles could be seen in each opening. Various methods were attempted to



**Figure 2.1.** (a) Optical image of a  $1 \text{ cm}^2 \text{ n}^+$ -Si substrate coated with polystyrene microsphere monolayer. (b) A top-down view scanning electron micrograph of hexagonally closed-packed monolayer. Cross-sectional electron micrographs of Si substrate decorated with PS nanospheres (c) before and (d) after annealing process. Red circle highlight microsphere shape before and after anneal.



**Figure 2.2.** Scanning electron micrographs of silica pattern with different sizes of openings and pitch. (a-c) Silica pattern created by using 0.75, 2 and 10  $\mu$ m polystyrene (PS) microspheres with 2 minutes annealing at 125 °C. (d-f) Silica pattern created by using 0.75, 2 and 10  $\mu$ m PS microspheres with 4 minutes annealing at 125 °C. Scale bars: 2  $\mu$ m. Red circles are guides to highlight exposed openings. The values in the upper right corner of each image indicate the average measured radius of the openings.

facilitate coalescence of the individual Ga nanodroplets into a single nanodroplet including extreme applied negative potentials, heating to ensure melting, and acid etching to remove surface oxides. Although each method was effective to some degree, the easiest and most consistent was an acid etching step and was adopted for subsequent experiments reported here.

After brief acid etching in 1% HF(aq), the silica template was removed and the Si substrates were only coated with regular patterns of Ga nanodroplets at the pitch and size defined by the previous template (Figure 2.3a-e). Large field-of-view scanning electron micrographs were analyzed to determine the distribution of sizes for each templating condition (Figure 2.4a-e). The monodispersity of the Ga nanodroplet size tended be greater for the templates with smaller openings. Nominally, the pitch and size of these nanodroplets corresponded to respective packing densities of  $2.3 \times 10^8$ ,  $2.1 \times 10^8$ ,  $3.7 \times 10^7$ ,  $3.5 \times 10^7$ , and  $1.3 \times 10^6$  cm<sup>-2</sup>, respectively, and a total fractional area coverage of 1.3, 1.1, 2.3, 2.1, and 12.7 %, respectively.

These templated Ga nanodroplet films were then used as platforms for benchtop ec-LLS preparation of Ge nanowires. Representative voltammetric responses for a bare n<sup>+</sup>-Si substrate and a n<sup>+</sup>-Si substrate coated with Ga nanodroplets ( $\overline{d} = 0.24 \,\mu$ m) are shown in Figure 2.5. In the absence of any film, the n<sup>+</sup>-Si substrates were only active towards H<sub>2</sub> evolution at extreme (< -2.0 V vs. Ag/AgCl) applied bias. Upon decoration with Ga droplets, the activity for H<sub>2</sub> evolution increased slightly, with some modest H<sup>+</sup> reduction current apparent at <-1.6 V vs. Ag/AgCl. Immersion of this same electrode in an identical electrolyte that also contained dissolved GeO<sub>2</sub> yielded a substantially altered voltammetric response. In this case, an initial cathodic wave was noted at ~ -1.25 V vs. Ag/AgCl followed by an increased cathodic current at more negative potentials. Upon reversing the sweep direction, a crossover in the current-potential trace was observed, similar to the voltammetric feature reported in the voltammograms of metal electrodeposition on a solid electrode.<sup>4</sup>

A potential step waveform with  $E_{\text{step}} = -1.6 \text{ V vs. Ag/AgCl}$  for t = 60 min was used for theec-LLS Ge nanowire deposition. Representative chronoamperometric responses for early times (0 < t < 2 min) for substrates loaded with Ga nanodroplets with  $\overline{d} = 0.05$ , 0.08, 0.24, 0.29, and 0.63 µm are shown in Figure 2.6. None of the recorded responses fit cleanly with either simple Cottrellian behavior. Further, the shape of the current transients changed noticeably as the mean diameter of the Ga nanodroplets increased. For the smallest nanowires, the current decreased



**Figure 2.3.** Scanning electron micrographs of Ga nanodroplets (a-e) before and (f-j) after Ge nanowire ec-LLS. Each vertical pair of images represents a matched pair of conditions, i.e. Ga nanodroplet films with the size and pitch shown in the top micrograph were used to electrodeposit the Ge nanowire films shown in the bottom image. Scale bars:  $1 \mu m$ .



**Figure 2.4.** Observed distributions of (a-e) Ga nanodroplet diameters and (f-j) Ge nanowire base diameters for the corresponding samples shown in Figure 2.3.



**Figure 2.5.** Current-potential response for  $n^+$ -Si electrode coated with Ga nanodroplets immersed in 0.1 M GeO<sub>2</sub> (aq) (black line),  $n^+$ -Si electrode coated with Ga nanodroplets in electrolyte without 0.1 M GeO<sub>2</sub> (aq) (blue line) and bare  $n^+$ -Si electrodes in electrolyte with 0.1 M GeO<sub>2</sub> (aq) (red line).



**Figure 2.6.** Current-time response for  $n^+$ -Si electrodes coated with Ga nanodroplets immersed in an aqueous solution containing 0.01 M Na<sub>2</sub>B<sub>4</sub>O<sub>7</sub> and 0.1 M GeO<sub>2</sub> and biased at -1.6 V vs Ag/AgCl. The chronoamperometric responses correspond to Ga nano/microdroplet films as shown in Figure 2.3(a), 2.3(b), 2.3(c), 2.3(d), and 2.3(e), respectively. Red arrows indicate steady-state current for H<sub>2</sub> evolution in just an aqueous solution of 0.01 M Na<sub>2</sub>B<sub>4</sub>O<sub>7</sub> after Ge ec-LLS.

almost instantly following the application of the bias. The decay was non-exponential and noticeably slowed in rate of decrease after ~1 s. This chronoamperometric response did not follow instantaneous/progressive nucleation models used to analyze typical electrodeposition processes.<sup>5</sup> The measured current density at 120 s ( $i_{t = 120 \text{ s}}$ ) was small but remained non-zero ( $i_{t = 120 \text{ s}} = 0.023$  mA cm<sup>-2</sup>). This residual current density corresponded to the same current density measured for H<sub>2</sub> evolution if the electrode was removed, washed, re-immersed in just blank electrolyte (i.e. no dissolved GeO<sub>2</sub>), and biased at the same applied potential. For the next smallest diameter Ga nanodroplet films, the transient recorded during the ec-LLS process showed a slight hump in the current-time trace at t = 1.5 s, nominally similar to the increased current measured during the nucleation phase of a typical electrodeposition potential step experiment. Again, the current-time profile did not fit any known nucleation model and the value of  $i_{t = 120s}$  (0.06 mA cm<sup>-2</sup>) closely matched the current density measured for H<sub>2</sub> evolution in control experiments.

For increasingly larger diameter Ga nanodroplet films, the ec-LLS current after the appearance of a peak current was decidedly non-zero, with  $i_{t = 120 \text{ s}}$  at an approximately constant value of ca. 0.45 mA cm<sup>-2</sup> for the three largest Ga nanodroplets. In comparison, the separately measured steady-state faradaic current density for H<sub>2</sub> evolution at these electrode platforms was only 0.05 mA cm<sup>-2</sup>, 0.05 mA cm<sup>-2</sup>, and 0.11 mA cm<sup>-2</sup>, respectively. To be clear, these values of  $i_t$  = 120s were quasi-steady-state currents and not indefinitely unchanging, as after enough time (> 1000 s), all the current values slowly decreased to the current densities for H<sub>2</sub> evolution. Still, the large quasi-steady-state values of  $i_{t = 120s}$  thus implied the balance of the current passed in this time window was related to the ec-LLS process and not H<sup>+</sup> reduction, i.e. the crystalline nanowire formation was ongoing. Accordingly, while the current-time profile at times shorter than the peak current ('hump') value moderately followed instantaneous nucleation (as has been observed previously<sup>6</sup>), the current-time responses at longer times for the larger Ga nanodroplets were decidedly not fit by any known nucleation model.

The resultant Ge nanowires from the ec-LLS process at each Ga nanodroplet are shown in Figure 2.4f-j, matched with the substrates in Figure 2.4a-e, respectively. These nanowires were largely single crystalline (i.e. the majority of nanowires viewed by TEM were confirmed as single-crystalline) as opposed to polycrystalline or amorphous, as verified by transmission electron microscopy (Figure 2.7). The scanning electron micrographs in Figure 2.4 show several noteworthy features. First, nanowires only were deposited at discrete locations, in accord with the



**Figure 2.7.** (a) Measured X-ray diffraction pattern collected after Ge electrodeposition with Ga nanoparticles possessing  $\overline{d} = 0.08 \ \mu m$  at -1.6 V vs Ag/AgCl for 1 h. (b) Transmission electron micrograph of an individual Ge nanowire electrodeposited at -1.6 V vs Ag/AgCl for 1 h. (c) High-resolution transmission electron micrograph of same Ge nanowire as in (b). Inset: selected area electron diffraction pattern indicating a diamond cubic lattice and single crystallinity.

separate premises that ec-LLS can only be facilitated at the liquid metal and that the rate of electrodeposition of Ge on crystalline Si at these benchtop conditions is negligible.<sup>1, 6</sup> Second, the nominal size of the nanowires tracked the original size of the Ga nanodroplets. Figure 2.4f-j shows the corresponding base diameter distributions which closely follow those for the parent Ga nanodroplets in Figure 2.4a-e. Third, all electrodeposited Ge nanowires showed a consistent tapering from bottom to top. The apparent tapering for the nanowires in Figure 2.3f-i appeared invariant with respect to the parent Ga nanodroplet size, with cone angles measuring 10.2, 10.0, 10.7, and 9.1°, respectively. Fourth, the largest Ga drop sizes still facilitated Ge ec-LLS but did not yield a single electrodeposited Ge nanowire per Ga microdroplet.

Figure 2.8a shows a representative top-down electron micrograph of a Ge nanowire film made with small Ga nanodroplets. From this vantage point, the orientations of the majority of nanowires appeared random, i.e. no obvious specific set of orientations to suggest epitaxy with underlying Si substrate. Image analysis was performed to explicitly plot the frequency per angle of all possible orientations (Figure 2.8b). The aggregate distribution of measurements of the angles of orientation for each electrodeposited nanowire with respect to a reference line (e.g. the bottom edge of the image) did not show preferential direction, in contrast to a previous report.<sup>1</sup>

Elemental mapping of the electrodeposited materials after an intermediate time was performed to identify where the Ga micro/nanodroplet resides (i.e. on the substrate or on the nanowire). Figure 2.9 in conjunction with scanning electron microscopy indicated the ec-LLS experiments with the largest Ga droplets showed only a round mass of Ge rather than a high aspectratio morphology. There was clear separation between the Ga and Ge components, i.e. neither mass appeared to be a uniform mixture of the two elements. Under the employed conditions, the electrodeposited Ge appeared to be roughly the same volume as the Ga droplet and covered with numerous smaller Ge filaments/protrusions.

### **D.** Discussion

Two distinct conclusions can be drawn from the presented data. First, the employed patterning method is useful for performing ec-LLS with precisely-sized liquid metal nanodroplets but introduces a complicating aspect with respect to crystallinity. Second, the data indicate the ec-LLS process is sensitive to the size of the employed liquid metal. The current-time transients for the Ge nanowire ec-LLS process are affected by the liquid metal nanodroplet size. Similarly, the



**Figure 2.8.** (a) Plan-view scanning electron micrograph of a Ge nanowire film prepared with ec-LLS performed in an aqueous solution containing  $0.01 \text{ M Na}_2\text{B}_4\text{O}_7$  and  $0.1 \text{ M GeO}_2$  and biased at -1.6 V vs Ag/AgCl. (b) Observed distribution of Ge nanowire orientations plan view image as in (a).



**Figure 2.9.** (a) Scanning electron micrograph of a Ge crystal prepared by ec-LLS in an aqueous solution containing 0.01 M Na<sub>2</sub>B<sub>4</sub>O<sub>7</sub> and 0.1 M GeO<sub>2</sub> and biased at -1.6 V vs Ag/AgCl with Ga microdroplet with a radius = 3  $\mu$ m. (b,c) Energy dispersive spectroscopic elemental mapping of same area in (a) with b) the *K* line for Ga and c) the *K* line for Ge.

size of the liquid metal nanodroplet directly impacts the morphology of the resultant, as-prepared crystalline Ge materials. Each point is discussed separately below.

Natural Lithography for ec-LLS with Liquid Metal Nanodroplets Although sophisticated methods that pattern features well below a micron are constantly being developed and refined, patterning at this scale for benchtop research with high fidelity is still not routine. The natural lithography approach here with silica as a sacrificial templating material is an attractive method for preparing micro/nanodroplets with arbitrary pitches and diameters because it required no sophisticated instrumentation beyond a spin coater and oven. For the purpose of preparing group IV semiconductor nanowire films with definable nanowire sizes and density via ec-LLS in a simple process, this tactic proved effective. However, in the context of Ge ec-LLS for epitaxial crystal growth, the employed patterning process introduced one complicating factor - the likelihood of a surface oxide between the Si and Ga components. Although Ga will oxidize in air, at the negative electrochemical potentials suitable for Ge ec-LLS, any Ga oxide is likely electrochemically removed.<sup>7</sup> Unprotected Si exposed to air and even slightly elevated temperatures will rapidly form a thin surface oxide film that cannot be electrochemically removed.<sup>8</sup> Accordingly, the annealing and nano/microsphere removal steps undoubtedly introduced some surface oxidation of the Si substrate. Etching of the native oxide could not be performed without simultaneous degradation of the silica film. In this capacity, using an alternative templating material that could withstand etching steps would be beneficial. Nevertheless, since these substrates were degenerately doped and the native surface oxide was likely thin, electrodeposition was still possible on these platforms, i.e. electron transport from the Si substrate across the oxide to the Ga nanodroplet occurred at a sufficient enough rate to support heterogeneous reduction of dissolved GeO<sub>2</sub>. The overall rate of the ec-LLS process was impeded by the absence of a pristine interface, slowing the crystal growth rates relative to our related previous study<sup>1</sup> of Ge ec-LLS (~  $0.2 \text{ vs} \ge 0.9 \text{ nm s}^{-1}$ , respectively) for otherwise the same applied electrochemical conditions.

In this work, electrodeposition by ec-LLS still produced highly crystalline nanowires. However, the presence of an interfacial oxide apparently was sufficient to prevent *epitaxial* single crystalline Ge nanowire growth, as the cumulative data do not indicate a preferred nanowire orientation on these single crystalline electrode substrates. This observation means that direct and clean contact between the substrate and liquid metal is necessary for epitaxial nanowire electrodeposition by ec-LLS with Ga nanodroplets under these conditions. Dependence of ec-LLS Nanowire Process with Flux Conditions and Liquid Metal Size Although all electrodeposition experiments were performed for the same total time and under the same electrochemical conditions, the cumulative data suggest that the Ga droplet size impacted the ec-LLS process in multiple ways.

The quasi-steady-state current in the chronoamperometric data seen for the larger Ga nanodroplets implies two important aspects. First, time-invariant current strongly validates the notion that all GeO<sub>2</sub> reduction occurs exclusively at Ga. That is, when electrochemical reduction of dissolved GeO<sub>2</sub> occurs only at each Ga droplet, the Ga droplets are small enough to function as 'ultramicroelectrodes' operating with radial diffusion transport. At intermediate times, the total film electrode responses will mirror an array of ultramicroelectrodes that should exhibit timeinvariant current responses when their diffusional fronts do not overlap.<sup>9</sup> Second, when a steadystate current for the reduction of Ge is observed and no amorphous Ge is produced/detected, ec-LLS must therefore proceed at the rate dictated by mass transport of GeO<sub>2</sub> to the Ga/electrolyte interface, i.e. ec-LLS is clearly not limited at short times by factors pertaining to either the kinetics of GeO<sub>2</sub> reduction or Ge nucleation/crystallization. Conversely, the lack of a steady-state characteristic in the chronoamperometric data for ec-LLS at the smallest Ga nanodroplets indicates those ec-LLS processes were not governed by mass transport of GeO<sub>2</sub> throughout the whole duration of ec-LLS or else they too would have exhibited some quasi-steady-state type behavior. Instead, some other (e.g. kinetic, crystallization) factor(s) dictated the rate of ec-LLS production of the smallest Ge nanowires. To be clear, at long times (>1000 s), the slow decrease of the current at large Ga droplets indicated that non-mass-transport factors impacted those ec-LLS processes at the latter stages. Still, the take home point is that changes in the flux conditions of the reduction of species in the electrolyte don't seem to affect whether ec-LLS occurs or not. Further, since the general shape of the resultant Ge nanowires was similar at both small and large Ga droplets, we conclude the mass transport of species to the liquid metal electrode in an ec-LLS process is not the most critical step with regards to crystal formation.

For ec-LLS experiments that yielded nanowires, two morphological features were consistent. First, each nanodroplet, irrespective of the apparent flux condition of  $GeO_2$  to its surface, yielded largely just one single-crystalline Ge nanowire. On occasion, several clusters of nanowires could be seen, which we attribute to an insufficient coalescence following the initial electrodeposition of the Ga in the openings of the silica template. One single-crystalline nanowire

from one nanodroplet is consistent with the premise that just a one nucleation event occurred within the confined volume of a liquid metal nanodroplet. Again, this observation was independent of the apparent flux condition of GeO<sub>2</sub> to the nanodroplet/electrolyte interface. Second, the morphology of the nanowires from the larger and smaller nanodroplets was nominally the same. Both large and small nanowires produced through ec-LLS were tapered with a nominal cone-angle of 10° and showed no Ga accumulation at the tip apex. Tapering in catalyzed nanowire formation is common and can arise from multiple phenomena.<sup>10</sup> However, tapering in conjunction with a disappearance of the metal crystallization catalyst implies incorporation of the metal into/onto the nanowire. The cone angles measured here were comparable to other reports of tapered group IV nanowires where metal incorporation has been observed, albeit those instances were based on much higher temperature deposition processes.<sup>10-12</sup> For context, in group IV nanowires grown by vapor-liquid-solid processes, the size of the metal growth catalyst can strongly influence the extent of tapering.<sup>11</sup> Elemental mapping shown here does suggest some specific interaction between Ga and Ge. Ga was apparent in/on the electrodeposited Ge materials by EDS. However, the crystallographic data compiled here (Figure 2.7) and previously<sup>1</sup> argue strongly against a pure Ge-Ga alloy. Previous studies have shown that the liquid metal in the semiconductor acts as a dopant that increases conductivity (p-type for Ga in Ge).<sup>13</sup> Since the tapering of nanowires is largely independent of Ga nandroplet size, the data argue the intrinsic interactions (e.g. wetting, solubility) between the crystal and liquid metal in ec-LLS are likely the more relevant factors on nanowire morphology.<sup>13-14</sup> As argued for other nanowire growth models, changing the interfacial energies at the Ge-Ga interface through adsorbates<sup>14</sup> or the type of liquid metal should alter the tapering in nanowires produced by the ec-LLS shown here.<sup>14</sup> Such experiments will be reported in Chapter 3.

For the largest Ga droplets, the morphology of the as-produced crystalline Ge was decidedly not a single nanowire. Instead, large symmetric Ge crystallites coated with multiple nanowires were seen, indicating multiple nucleation events occurred during the ec-LLS process. We interpret the data to suggest that an initial large Ge crystal formed that was likely coated with enough Ga to form secondary ec-LLS sites. It is possible that given enough time, the large Ge deposits seen here would have become a microwire with an aspect ratio and cone angle similar to the nanowires shown here. Separate measurements without a template (and without a native oxide on the Si substrate) have shown the propensity for large Ga microdroplets to produce similarly tapered microwires (Figure 2.10)<sup>15</sup>. Still, in those observations additional 'side' nanowires as seen



**Figure 2.10.** Scanning electron micrograph of a Ge microwire electrodeposited on a pristine  $n^+$ -Si substrate *via* ec-LLS using a Ga microdroplet prepared without natural lithography.

here in Figure 2.9 were observed, implying that past some critical size, the probability for multiple nucleation events becomes significant. Although not intended, the results thus show the possibility to build branched nanowires *via* ec-LLS if secondary crystallization nucleation events are purposely induced. Such tactics may be useful in increasing the volume fill fractions of nanowire films in applications like Li-ion batteries.<sup>16</sup>

A final comment should be made on further interpretation of the chronoamperometric response during nanowire growth by ec-LLS. The possibility of a 'moving boundary'<sup>17</sup> condition exists when the liquid metal remains affixed on the nanowire top. Specifically, during the course of the ec-LLS process, the site of GeO<sub>2</sub> reduction is displaced upward by the crystal growth. Thus, rapid nanowire crystal growths will necessarily complicate the ultramicroelectrode behavior. Both numerical modeling of the expected current-time transients for these ec-LLS experiments and the electrodeposition of widely spaced Ge nanowires (or just a single Ge nanowire) would be highly informative for more extensive correlations between the observed chronoamperometric data and the resultant crystal growths.

### **E.** Conclusions

The presented data show the first direct assessment of the influence of Ga droplet size on the capacity to support Ge ec-LLS. Irrespective of size, all Ga droplets were active for producing crystalline Ge from an aqueous solution of dissolved GeO<sub>2</sub>. These data show that Ge nanowire sizes can be predictably controlled using specifically-sized Ga nanodroplets. Steady-state features in the chronoamperometric responses for ec-LLS implied complex interdependence between mass transport of GeO<sub>2</sub> and crystal nucleation events. The data implicate factors other than Ga droplet size as the main factor that induces tapering the nanowires. Ga droplets with radii  $\leq 0.63 \mu m$ produced only one single Ge crystalline nanowire. These data will be useful in learning how to tune the ec-LLS process as a tailorable synthetic strategy for nanowire materials in specific applications.

# F. References

1. Fahrenkrug, E.; Gu, J.; Jeon, S.; Veneman, P. A.; Goldman, R. S.; Maldonado, S., Roomtemperature epitaxial electrodeposition of single-crystalline germanium nanowires at the wafer scale from an aqueous solution. *Nano Lett.* **2014**, *14* (2), 847-852.

2. Vogel, N.; Goerres, S.; Landfester, K.; Weiss, C. K., A Convenient Method to Produce Close- and Non-close-Packed Monolayers using Direct Assembly at the Air-Water Interface and Subsequent Plasma-Induced Size Reduction. *Macromol. Chem. Physic.* **2011**, *212* (16), 1719-1734.

3. Deckman, H.; Dunsmuir, J., Natural lithography. Appl. Phys. Lett. 1982, 41 (4), 377-379.

4. Stark, J. K.; Ding, Y.; Kohl, P. A., Dendrite-Free Electrodeposition and Reoxidation of Lithium-Sodium Alloy for Metal-Anode Battery. *J. Electrochem. Soc.* **2011**, *158* (10), A1100-A1105.

5. Gunawardena, G.; Hills, G.; Montenegro, I.; Scharifker, B., Electrochemical nucleation: part I. general considerations. *J. Electroanal. Chem. Interfacial Electrochem.* **1982**, *138* (2), 225-239.

6. Gu, J. S.; Collins, S. M.; Carim, A. I.; Hao, X. G.; Bartlett, B. M.; Maldonado, S., Template-Free Preparation of Crystalline Ge Nanowire Film Electrodes via an Electrochemical Liquid-Liquid-Solid Process in Water at Ambient Pressure and Temperature for Energy Storage. *Nano Lett.* **2012**, *12* (9), 4617-4623.

7. Fahrenkrug, E.; Gu, J. S.; Maldonado, S., Electrodeposition of Crystalline GaAs on Liquid Gallium Electrodes in Aqueous Electrolytes. *J. Am. Chem. Soc.* **2013**, *135* (1), 330-339.

8. Zhang, G., *Electrochemistry of Silicon and Its Oxide*. Kluwer Academic/Plenum Publishers: New York, 2001; p 37.

9. Bard, A. J.; Crayston, J. A.; Kittlesen, G. P.; Varco Shea, T.; Wrighton, M. S., Digital simulation of the measured electrochemical response of reversible redox couples at microelectrode arrays: consequences arising from closely spaced ultramicroelectrodes. *Anal. Chem.* **1986**, *58* (11), 2321-2331.

10. Moutanabbir, O.; Isheim, D.; Blumtritt, H.; Senz, S.; Pippel, E.; Seidman, D. N., Colossal injection of catalyst atoms into silicon nanowires. *Nature* **2013**, *496* (7443), 78-82.

11. Iacopi, F.; Richard, O.; Eichhammer, Y.; Bender, H.; Vereecken, P. M.; De Gendt, S.; Heyns, M., Size-dependent characteristics of indium-seeded Si nanowire growth. *Electrochem. Solid-State Lett.* **2008**, *11* (9), K98-K100.

12. Kodambaka, S.; Hannon, J. B.; Tromp, R. M.; Ross, F. M., Control of Si nanowire growth by oxygen. *Nano Lett.* **2006**, *6* (6), 1292-1296.

13. Witt, A.; Lichtensteiger, M.; Gatos, H., Experimental approach to the quantitative determination of dopant segregation during crystal growth on a microscale: Ga doped Ge. J. *Electrochem. Soc.* **1973**, *120* (8), 1119-1123.

14. Nebol'Sin, V.; Shchetinin, A., Role of surface energy in the vapor–liquid–solid growth of silicon. *Inorg. Mater.* **2003**, *39* (9), 899-903.

15. Fahrenkrug, E.; Biehl, J.; Maldonado, S., Electrochemical Liquid–Liquid–Solid Crystal Growth of Germanium Microwires on Hard and Soft Conductive Substrates at Low Temperature in Aqueous Solution. *Chem. Mater.* **2015**, *27* (9), 3389-3396.

16. Chan, C. K.; Peng, H. L.; Liu, G.; McIlwrath, K.; Zhang, X. F.; Huggins, R. A.; Cui, Y., High-performance lithium battery anodes using silicon nanowires. *Nat. Nanotechnol.* **2008**, *3* (1), 31-35.

17. Dukovic, J. O.; Tobias, C. W., Simulation of leveling in electrodeposition. *J. Electrochem. Soc.* **1990**, *137* (12), 3748-3755.

### **CHAPTER 3**

## Direct Electrochemical Deposition of Crystalline Silicon Nanowires at $T \ge 60^{\circ}$ C

### A. Introduction

Silicon (Si) nanowires are promising materials for a wide variety of new technologies such as ultra-small transistors,<sup>1</sup> next-generation photovoltaics,<sup>2</sup> photoelectrochemical cells,<sup>3</sup> nanostructured thermoelectrics,<sup>4</sup> and rechargeable batteries.<sup>5</sup> A major impediment to the practical realization of Si nanowires for these applications is that existing bottom-up synthetic strategies are either energy intensive, involve high process temperatures, require evacuated reaction chambers, utilize toxic gaseous reactants, do not produce crystalline materials directly, or some combination thereof.<sup>6-9</sup> Ec-LLS process emerged as a low temperature crystal growth process to bridge this gap. We previously established the ec-LLS process for crystalline Si, using bulk liquid gallium (Ga) pool electrodes for the direct electrodeposition of crystalline Si microcrystals at temperatures below 100 °C.<sup>10</sup> Crystalline Ge nanowires were also grown via ec-LLS at room temperature using Ga nanodroplets.<sup>11-12</sup> Therefore, the preparation of crystalline Si nanowires by ec-LLS should be feasible.

In this chapter, we present data on an ec-LLS process that uses liquid Ga-containing nanodroplets to produce crystalline Si nanowires. Figure 3.1 schematically describes the method discussed herein. The purpose of these studies is to identify the influence that changes in temperature, underlying substrate, liquid metal composition, and wetting of the liquid metal on the underlying substrate have on the as-prepared Si materials. The data reported here advance four new concepts in the preparation of Si nanomaterials that have not been individually or collectively demonstrated. First, this report is the first communication of an electrolyte bath and set of electrochemical parameters that allow the selective electrodeposition of Si at Ga-based nanodroplet electrodes. Second, the results herein show that electrodeposition of Si at Ga-containing nanodroplets yields crystalline Si nanowires at temperatures as low as 60 °C and



**Figure 3.1.** a) Schematic depiction of the three electrode electrochemical cell setup used for Si nanowire ec-LLS. A porous plate separated the working and reference electrode compartment from the counter electrode. b) A pictorial representation of the Si ec-LLS nanowire deposition process, where the electrochemical reduction of SiCl<sub>4</sub> seeded the growth of Si nanowires only at liquid metal nanodroplets. c) A microscopic illustration of the elementary steps in the Si nanowire ec-LLS process (not drawn to scale).

therefore represents a distinct ec-LLS process. Third, evidence contained in this report support the premise that *epitaxial* electrodeposition of crystalline Si nanowires is possible. Fourth, results from electron micrograph analyses indicate that modification of the surface of a liquid metal nanodroplet alters the shape of the resultant Si nanowire produced through ec-LLS. These points are detailed and discussed below.

## **B.** Methods

*Materials and Chemicals* Methanol (ACS grade, BDH), acetone (ACS grade, BDH), HF (49%, Transene Inc.), SiCl<sub>4</sub> (99.99+%, Strem Chemicals), Ga(NO<sub>3</sub>)<sub>3</sub> (99.9%, Aldrich), KNO<sub>3</sub> (99+%, Acros Organics), In (99.9+%, Aldrich) and Ga (99.99%, Aldrich) were used as received. Solutions of propylene carbonate (99.5%, Acros Organics) containing tetrabutylammonium chloride (TBACl) (95%, Alfa Aesar) were dried for 2 days after preparation with molecular sieves (4A, 8-12 mesh, Sigma-Aldrich) before use. Degenerately doped n<sup>+</sup>-Si wafer substrates (Crysteco, <100> As-doped, <0.007 ohm cm,  $0.625 \pm 0.020$  mm thick; MEMC, <111> As-doped, 0.003-0.004 ohm cm, 0.510-0.540 mm thick) were cleaned and then diced into pieces of approximately 0.6 x 0.6 cm. The silicon wafers were initially degreased with acetone and ethanol. These wafer sections were then etched for 1 min in 5% HF(aq) solution. Platinum mesh and wire (99.9% trace metals basis) were purchased from Sigma-Aldrich and flame cleaned in a propane torch before use. Water with a resistivity > 18.2 MQ·cm (Barnsted Nanopure) was used throughout.

*Electrodeposition of Ga Nanoparticles* Ga electrodepositions were performed with a CH Instruments 760C potentiostat. The backsides of the Si wafer sections were first lightly scratched with a diamond-tip scribe, etched with 5% HF(aq), rinsed clean with water, and then rubbed with Ga-In eutectic alloy to make an Ohmic contact. The Si substrates were then placed on a  $1 \times 2.5 \times 0.2$  cm stainless steel support and mounted underneath a custom Teflon cell featuring a 0.6 cm outer-diameter Viton O-ring (size # 006). The cell was press-fit on top of the Si wafer sections, exposing a surface area of 0.077 cm<sup>2</sup>. The cell was then filled with an aqueous solution of 0.1 M Ga(NO<sub>3</sub>)<sub>3</sub> and 0.1 M KNO<sub>3</sub>. A Pt mesh counter electrode and a Ag/AgCl (sat. KCl) reference electrode were employed for Ga electrodeposition. A constant bias of -1.8 V vs *E*(Ag/AgCl) was applied for 300 s to nucleate and grow discrete Ga nanodroplets. No effort was made here to rigorously control the size distribution of the droplets.

Ga-In eutectic alloy (*e*GaIn, 3:1 wt/wt) nanodroplets were also prepared but not by electrodeposition. Instead, liquid *e*GaIn immersed in glycerol/H<sub>2</sub>O (1:1 v/v) with polyvinylalcohol (1 wt%) as a surfactant was sonicated to create a suspension of liquid metal nanodroplets.<sup>13</sup> *e*GaIn nanodroplets were then drop cast onto n<sup>+</sup>-Si(100) substrates. These samples were dried under N<sub>2</sub>(*g*) and then plasma etched in an Ar plasma (Plasma Etch, PE-50) briefly to remove adsorbed polyvinylalcohol. For a subset of these samples, a thin layer of silica was then spin cast (2400 rpm) on top of the *e*GaIn nanodroplet film using a commercial spin-on glass (SOG) formulation (Filmtronics) diluted in ethanol (1:10 v/v).

Si Nanowire ec-LLS All Si ec-LLS experiments were performed with a CH Instruments 760C potentiostat in a custom-built two compartment glass cell separated by a porous frit and a hole at the bottom (Figure 3.1a). The hole at the cell bottom was center aligned with a Viton Oring (size # 006) and press-fit on top of a Ga coated Si wafer section to make the seal. Experiments were performed with a three-electrode configuration, using a Pt sheet as the counter electrode and a flame cleaned Pt wire as the quasi-reference electrode, respectively. The cell was transferred into a N<sub>2</sub>-purged dry glove box, loaded with 10-20 mL of electrolyte (0.5 M SiCl<sub>4</sub>, 0.2 M TBACl in propylene carbonate) then heated to temperature. The cell was capped to prevent electrolyte evaporation and to fix the position of reference and counter electrodes. The cell temperature was established with a sand bath and monitored with a digital thermocouple. After each experiment, the cell was taken out of the sand bath immediately to cool radiatively. Upon cooling to room temperature, the Si wafer sections were removed from the cell, rinsed with water 3 times, and dried under flowing N<sub>2</sub>(g). All presented voltammetry was *iR* compensated using the compensation function within the potentiostat software, using a 10 mV step potential.

Galvanostatic (i.e. constant applied current) electrodeposition experiments were favored instead of a potentiostatic (i.e. constant applied potential) protocol for two primary reasons. First, *iR* losses that arise from changes in the overall cell resistance, including the finite resistance of the growing semiconductor crystals, were not an issue in a galvanostatic electrodeposition since the compliance voltage (i.e. the max potential difference applied between the working and counter electrodes to ensure that the counter electrode is not current limiting) was sufficiently large. For the data shown here, the compliance voltage of the electrochemical instrumentation was  $\pm 13V$ , more than sufficient to sustain the applied currents. Conversely, changes in cell resistance in potentiostatic experiments require active *iR* compensation to maintain a constant applied potential.

Second, the Pt quasi-reference electrode was stable during the course of individual experiments but did not provide a stable absolute potential between experiments. Because the applied potential defines the overpotential to drive a redox reaction, we surmised that potentiostatic experiments run at the same nominal applied potential with respect to the Pt quasi-reference electrode would not necessarily be comparable. In contrast, galvanostatic electrodepositions were determined to be very reproducible in terms of the observables described below.

Material Characterization Bulk powder X-ray diffractograms were collected with a line focus Rigaku Rotating-Anode X-Ray diffractometer equipped with a Cu K $\alpha$  source ( $\lambda = 1.5406$ Å). Both the source and detector were scanned for data acquisition. Raman spectra were obtained using a Renishaw Raman microscope spectrometer equipped with a Nikon LU Plan 20x objective (NA = 0.4) and edge filters to reject the 785 nm excitation line of the diode laser. A total radiant power of 0.112 mW over a 20 µm<sup>2</sup> incident spot size for 30 s was used for spectral acquisition. Samples for transmission electron microscopy (TEM) were prepared by first removing the Si nanowires from the substrate by sonication in isopropanol for 30 s and then drop casting approximately 40 µL of this suspension onto 400 mesh copper TEM grids coated with an ultrathin carbon film (Ted Pella). High-resolution transmission electron microscopy (HRTEM) and selected area electron diffraction (SAED) were performed with a JEOL 3011 TEM equipped with a LaB<sub>6</sub> source operated at 300 kV. Energy dispersive spectra were taken with an electron beam at 200 kV and an EDAX r-TEM detector within a JEOL 2010F Analytical Electron Microscope. Scanning electron micrographs (SEM) were taken at FEI NOVA Nanolab Dualbeam Workstation with a Schottky field emitter operated at 10 keV beam voltage and 0.54 nA beam current coupled with a through-the-lens detector. Cross-sectional images were collected with the verticallymounted substrate tilted 45° towards the substrate surface plane.

### C. Results

The voltammetric responses recorded for  $n^+$ -Si(111) electrodes and  $n^+$ -Si(111) electrodes coated with Ga nanodroplets are shown in Figure 3.2a. In the blank propylene carbonate electrolyte containing only tetrabutylammonium chloride (TBACl), the  $n^+$ -Si(111) electrode coated with Ga nanodroplets showed only a modest increase in cathodic current at -2.5 V vs a Pt quasi-reference electrode corresponding to the electroreduction of propylene carbonate. Upon addition of 0.5 M SiCl<sub>4</sub>, the voltammetric response changed, with the onset of cathodic current



**Figure 3.2.** a) Voltammetric responses for a bare n<sup>+</sup>-Si(111) electrode in propylene carbonate containing 0.2 M TBACl and 0.5 M SiCl<sub>4</sub> electrolyte, a n<sup>+</sup>-Si(111) electrode coated with Ga nanodroplets immersed in propylene carbonate containing 0.2 M TBACl and 0.5 M SiCl<sub>4</sub>, and a n<sup>+</sup>-Si(111) electrode coated with Ga nanodroplets immersed in propylene carbonate containing only 0.2 M TBACl. (b) Chronopotentiometric response for a n<sup>+</sup>-Si(111) electrode coated with Ga nanodroplets immersed in propylene carbonate containing 0.2 M TBACl. (b) Chronopotentiometric response for a n<sup>+</sup>-Si(111) electrode coated with Ga nanodroplets immersed in propylene carbonate containing 0.2 M TBACl. (b) Chronopotentiometric response for a n<sup>+</sup>-Si(111) electrode coated with Ga nanodroplets immersed in propylene carbonate containing 0.2 M TBACl and 0.5 M SiCl<sub>4</sub>. A cathodic current of 0.32 mA cm<sup>-2</sup> at *T* = 120 °C was used.

occurring at -0.4V vs a Pt quasi-reference electrode. The current passed at these more positive potentials corresponded to the electroreduction of SiCl<sub>4</sub>,

$$SiCl_4 + 4e^- \rightarrow Si + 4Cl^-$$

In this same solution, the reduction of SiCl<sub>4</sub> did not occur on the bare  $n^+$ -Si(111) electrodes at potentials less negative than ~ -1.2 V vs the quasi-reference electrode. The data thus indicated there was a finite potential range spanning approximately 0.8 V where SiCl<sub>4</sub> electroreduction would occur predominantly at the Ga nanodroplets rather than at the underlying solid substrate.

Figure 3.2b shows a typical chronopotentiometric response for galvanostatic electrodepositions performed at a current density of 0.32 mA cm<sup>-2</sup> at T = 120 °C. In these experiments, the electrode potential drifted to more negative values from the initial potential during the first 100 s before rapidly drifting back to potentials more positive than -1.0 V vs a Pt quasi-reference electrode. This pattern is consistent with electrochemical removal of any native oxide on the liquid metal droplets, which then allows electroreduction of SiCl<sub>4</sub> at oxide-free liquid metal interfaces at less negative potentials. The electrode potential then remained constant until ~ 2400s. Afterwards, the electrode potential drifted quickly to values more negative than -1.2V vs a Pt quasi-reference electrode, indicating the electroreduction of SiCl<sub>4</sub> at the underlying Si substrate. This shift to more negative potentials is consistent with loss of the liquid metal cap (*vide infra*), which then forces the electrochemical reduction of SiCl<sub>4</sub> to proceed at the bare Si surface. Accordingly, galvanostatic ec-LLS electrodepositions were limited to no more than 2400 s.

Figures 3.3a and 3.3b show scanning electron micrographs and optical photographs of the Ga nanodroplets on n<sup>+</sup>-Si(111) substrates before and after a galvanostatic experiment in the SiCl<sub>4</sub> electrolyte for 40 min at T = 120 °C. The Ga nanodroplets were initially spherical with a high (> 120 °) wetting contact angle with the underlying Si.

These films appeared shiny with a metallic gray hue (Figure 3.3a inset). After performing an ec-LLS experiment for 40 min at 120 °C, the films appeared a dull, dark brown (Figure 3.3b inset). High magnification scanning electron micrographs showed that the n<sup>+</sup>-Si substrate was coated with a film of Si nanowires instead of liquid metal nanodroplets. The individual Si nanowires ranged in diameter between 100 nm and 300 nm. The results shown here nominally followed our previous observations that the size of the initial nanodroplet determined the size of the base of the resultant nanowire (Figure 3.4), i.e. the sizes of the nanodroplet and the diameters of the resultant Si nanowire were strongly correlated.<sup>12, 14</sup> Further, the nanowires had the same



**Figure 3.3.** Scanning electron micrographs (viewed at a 45° tilt angle) of a n<sup>+</sup>-Si(111) substrate coated with Ga nanodroplets (a) before and (b) after Si nanowire ec-LLS at T = 120 °C as in Figure 3.2b. Insets: Optical photographs of a film of Ga nanodroplets before and after Si nanowire ec-LLS. c) Electron micrographs (plan-view) showing orientation of as-prepared Si nanowires after ec-LLS at T = 90 °C on n<sup>+</sup>-Si(100) and (d) n<sup>+</sup>-Si(111) electrodes. The insets in (c) and (d) describe the four degenerate [111] directions expected for a diamond cubic lattice with respect to each surface plane.



**Figure 3.4.** Size distribution of the diameters of Ga nanodroplets and Si nanowires shown in Figure 3.3a, b.

areal density as the Ga nanodroplets had prior to the galvanostatic experiment. However, all the nanowires prepared in this way showed a consistent tapered morphology, with an aspect ratio of 4  $\pm$  1.1 and a cone angle of 3  $\pm$  1° (N = 50). A large fraction of Si nanowires was kinked but otherwise oriented normal to the substrate surface plane. Similar to observations made during Ge nanowire ec-LLS, the observed Si nanowire length tracked with electrodeposition time, i.e. longer nanowires were produced with longer electrodeposition times. Also for these long ec-LLS experiments, Ga nanodroplets were not observed on the Si nanowires. For short ec-LLS experiments, a visible nanodroplet remained affixed on the Si nanowires that was confirmed to be composed predominantly of Ga (Figure 3.5). Si nanowire ec-LLS experiments were also performed as a function of temperature (Figure 3.6). At T = 40 °C, no nanowires were observed. Si nanowires were consistently seen at  $T \ge 60$  °C, with longer nanowires produced at higher temperatures for the same total growth time. However, the taper of the nanowires was invariant to the experimental temperature. The orientation of the Si nanowires was sensitive to the crystallinity of the underlying substrate. Figures 3.3c and 3.3d shows plan view scanning electron micrographs of Si nanowires grown on  $n^+$ -Si(100) and  $n^+$ -(111) substrates, respectively. The insets on these figures show the four degenerate <111> directions at each surface plane. On the n<sup>+</sup>-(111) substrates, the nanowires were largely normal to the substrate plane but on the  $n^+$ -Si(100) surface, the nanowires tended to grow in one of four directions, with 90° in-plane angle separation. These directions matched the four degenerate <111> directions on the (100) surface plane.

Ensemble measurements of the crystallinity of the as-prepared Si nanowires were separately performed. X-ray diffractograms were collected from films electrodeposited on n<sup>+</sup>-Si(100) substrates (Figure 3.7a). Although the underlying substrate was a single crystal, diffraction peaks from the substrate for  $2\theta$  values between 20 and  $60^{\circ}$  were not observed due to selection rules that prohibit diffraction along the [100] direction.<sup>15</sup> After electrodeposition of Si nanowires, three diffraction peaks at  $2\theta = 29.1$ , 48.3, and 57.1° were consistently observed and indexed to diffraction at the (111), (220) and (311) planes. The signals for diffraction at the (220) and (311) planes indicated that although the nanowires initially grew along the [111] direction, they did not remain single-crystalline along their entire length. For Raman analysis, as-deposited Si nanowires had to be removed from the electrode support prior to inspection. Figure 3.7b shows a single peak at  $518.9 \text{ cm}^{-1}$ , red-shifted slightly from the expected position of  $522 \text{ cm}^{-1}$  for crystalline bulk Si.



**Figure 3.5.** (a) Scanning electron micrograph of a Si nanowire prepared by 20 min ec-LLS electrodeposition at 120 °C. (b) Enlarged SEM image of the region indicated in (a). (c) EDX spectroscopic elemental mapping of Ga content in the cap of nanowire as shown in (b).


**Figure 3.6.** (a-d) Scanning electron micrographs of Ga coated  $n^+$ -Si(100) substrate after Si electrodeposition at (a) 120 °C, (b) 90 °C, (c) 60 °C and (d) 40 °C through ec-LLS process.



**Figure 3.7.** a) Powder X-ray diffractogram and (b) Raman spectrum of Si nanowires prepared by ec-LLS at T = 90 °C in propylene carbonate containing 0.2 M TBACl and 0.5 M SiCl<sub>4</sub> with an applied cathodic current of 0.32 mA cm<sup>-2</sup>.

This signature had a linewidth of 9.5 cm<sup>-1</sup>, notably wider than the linewidth of 3.5 cm<sup>-1</sup> for bulk single-crystalline Si.<sup>16</sup>

Both high-resolution transmission electron micrographs and electron diffraction patterns were consistent with nanowires that were crystalline throughout. Figure 3.8 shows a section of a Si nanowire that had been removed by sonication from the deposition electrode then cast onto a Cu grid for imaging. Figure 3.8b presents a high-resolution image of the highlighted region on the nanowire in Figure 3.8a. Si <111> lattice fringes were perpendicular to the side-wall of the Si nanowire. The diffraction pattern in Figure 3.8c contains a set of spots consistent with a single crystal domain of Si viewed along the [011] zone axis. Since the Si crystals were ~200 nm thick in the radial direction, normally forbidden diffraction spots were also visible (e.g. (200) crystal planes) due to multiple scattering.<sup>17</sup> The extra spots in the diffraction pattern implied that stacking faults were present in this particular nanowire, which is also observable in the high-resolution image (Figure 3.8b).<sup>18</sup> The measured lattice constant for the Si(111) plane was 0.31 nm, commensurate with (111) lattice spacing of pure Si (0.313 nm).<sup>19</sup>

Additional experiments were performed to explore factors that affect the tapering of the Si nanowires prepared by ec-LLS. Specifically, the wetting of crystalline semiconductor nanowires by their liquid metal caps is well known to affect tapering by metal incorporation.<sup>20-21</sup> An earlier report by our group demonstrated that eGaIn droplets wet Ge less completely than Ga droplets, resulting in much less tapered Ge microwires.<sup>22</sup> Accordingly, Figure 3.9a shows a scanning electron micrograph of an individual Si nanowire prepared in the same fashion as those shown in Figure 3.3c, except that an eGaIn nanodroplet was used instead of a Ga nanodroplet. With this variation, a similar level of tapering (cone angle =  $2^{\circ} \pm 1^{\circ}$ , N = 9) was still observed, in contrast to our earlier observations with eGaIn in Ge microwire ec-LLS.<sup>22</sup> However, a separate factor that eliminated most of the nanowire tapering was identified. Figure 3.9b presents data from separate experiments that included a thin, discontinuous silica coatings on the substrate and eGaIn nanodroplets. In these experiments, a thin (~100 nm), discontinuous silica was cast on the liquid eGaIn nanodroplets and substrates through application of a spin-on-glass prior to attempting ec-LLS. The intent was to perturb mechanically the liquid metal wetting by the introduction of the silica layer prior to attempting ec-LLS (Figure 3.9c,d). Individual control experiments that did not include SOG but that included either identical extra drying time in air, the plasma cleaning step, or exposure to ethanol (without diluted SOG solution) never yielded any samples with nanowires



**Figure 3.8.** a) Low magnification transmission electron micrograph of a Si nanowire prepared after ec-LLS at T = 90 °C in propylene carbonate containing 0.2 M TBACl and 0.5 M SiCl<sub>4</sub> with an applied cathodic current of 0.32 mA cm<sup>-2</sup>. (b) High magnification transmission electron micrograph of the regions indicated in (a). The two stacking faults in this image are highlighted with the thick black line. (c) Selected area electron diffraction pattern of the region shown in (b) taken along the [011] zone axis.

like those shown in Figure 3.9b. However, consistently, there were identifiable patches on substrates treated by spincasting SOG where Si nanowire electrodeposition did occur as shown in Figure 3.9b. To be clear, after silica coating, only one third of each sample's total surface area (as observed in three replicate trials) contained regions consisting of long Si nanowires. Still, at these locations, these electrodeposited Si nanowires showed less tapering and longer lengths. If residual liquid *e*GaIn nanodroplets remained on the Si nanowires, the apparent contact angle was high, i.e. the liquid metal was evident as a round nanodroplet.

#### **D.** Discussion

The data from Raman, X-ray diffraction, and electron microscopic analyses independently support the contention that Si nanowire growth by ec-LLS at liquid Ga-containing nanodroplets is possible. Further, the as-prepared Si nanowires are crystalline. Since there is no precedent for metal-catalyzed conversion of amorphous to crystalline Si<sup>23</sup> at the temperatures explored here, the inferred conclusion is this system is in fact a concerted electrodeposition-crystal growth process. That is, crystalline nanowires were directly produced *via* Si nanowire ec-LLS instead of a more typical electrodeposition of amorphous Si that was then crystallized through heating. The demonstration of epitaxy further supports this notion of a direct deposition of crystalline Si. The correlation between the nanodroplet size and the resultant nanowire width suggests that deterministic control over the Si nanowire morphology is possible. How the fidelity of Si nanowire ec-LLS compares to the control possible in other methods that also employ liquid metal droplets to catalyze the formation of Si nanowires (e.g. vapor-liquid-solid<sup>6</sup> and solution-liquid-solid<sup>24</sup> growths) is not clear at this juncture.

The ability to deposit crystalline Si nanowires at nearly ambient conditions (i.e. low temperature and atmospheric pressure) is advantageous. The independence from pressure/vacuum equipment greatly simplifies the design for a scaled up reactor. Further, the low temperatures mean nearly every conceivable conductive substrate type (e.g. metal, oxide, plastic) and low-cost reactor material are potentially compatible with Si nanowire ec-LLS. In these respects, and in conjunction with the fact that all the deposited nanowires are in intimate contact with a current collector, Si nanowire ec-LLS therefore seems uniquely suited for various device fabrications.

Still, this embodiment of Si nanowire ec-LLS does not represent an optimized process. First, the electrolyte was corrosive towards Ga. The hydrolysis of SiCl<sub>4</sub> with trace amount of  $H_2O^{25}$ 



**Figure 3.9.** Scanning electron micrograph of an individual Si nanowire prepared by ec-LLS as in Figure 3 with (a) a film of uncoated *e*GaIn nanodroplets supported on a clean  $n^+$ -Si(100) substrate and with (b) a film of *e*GaIn nanodroplets coated by a thin spin-cast silica shell. c) Schematic depiction of a Si nanowire prepared by ec-LLS with a clean Ga nanodroplet initially resting on a clean substrate. d) Schematic depiction of a Si nanowire prepared by ec-LLS with a clean Ga nanodroplet and substrate coated by a thin, discontinuous silica layer.

caused etching of the liquid metal. In the absence of a negative applied bias at elevated temperatures, the Ga nanodroplets were not indefinitely stable in this electrolyte (Figures 3.10), dissolving and/or detaching from the underlying Si surface. This aspect limited the total time ec-LLS could be performed. Second, the liquid metal identity was not ideal for Si crystal growth. Although Si is soluble in liquid Ga, both the solubility is  $low^{26}$  and the wetting properties of Ga/Si and *e*GaIn/Si apparently do not favor non-tapered nanowires, i.e. rigorously pure Si. With regards to the former point, there are potentially other low melting point metal alloys that have higher solubilities for Si. Such liquid metals should allow higher concentrations of Si before nucleation and crystal growth start, allowing the sustained growth of Si crystals at lower supersaturation levels.<sup>27</sup> The development of such liquid metals could improve the crystalline quality and is the focus of separate ongoing studies.

With regards to wetting, we have previously observed that liquid metal droplets can lose volume over time during nanowire ec-LLS because they wet the growing inorganic crystal too strongly.<sup>11-12</sup> The loss of liquid metal occurs because some amount is left at the crystal growth front between the Si crystal and liquid metal. As a result, not only is metal trapped within the growing Si crystal, the volume of the Ga droplet decreases continually as the nanowire grows longer. This particular aspect is not intrinsic to ec-LLS, as metal incorporation has been observed in other nanowire growth methods involving Group III liquid metals.<sup>28</sup> The red shift of the Raman phonon mode (relative to peak position measured for a Si single crystalline wafer) and the line width in the diffractograms are consistent with strain introduced by a non-zero concentration of Ga in the electrodeposited Si nanowires. Changing the composition of either the liquid metal or the electrolyte or both could help mitigate this issue. However, in the absence of detailed metallurgical data that would help predict what type(s) of liquid metal have favorable physicochemical, electrochemical, and wetting properties favorable to Si ec-LLS, identifying an optimal liquid metal is daunting. Nevertheless, the finding here that additional additives to the ec-LLS system can also affect wetting by the liquid metal (and thereby tapering of the resultant nanowire) is an important advancement. We recognize that the crude spin cast silica layers shown here are problematic and not refined. Further, although plasma etching was performed, the presence of residual organic matter could further complicate the nature of the interface. Still, with our spin cast silica layers, there were either macroscopic areas on the substrate where no Si electrodeposition occurred, implying a thickness that blocked all heterogeneous charge transfer,



**Figure 3.10.** Ga nanoparticles on Si substrate formed by electrodeposition (a) before and (b) after immersing in 0.5 M SiCl<sub>4</sub> electrolyte for 1 hour at 100 °C.

and where Si electrodeposition did occur and resulted in normally tapered nanowires, suggesting no silica coating. Nevertheless, we do feel that the principle demonstrated by the areas featuring a thin coating is one that can be further developed. There is a plethora of different adsorbates, surfactants, and chelators that could be easily incorporated into this (and any other) ec-LLS experiment. Identifying which type of surface modifier is most effective will take additional research. Still, this concept adds a potentially powerful new dimension to exploit to advance ec-LLS as a useful synthetic method.

#### **E.** Conclusions

Crystalline Si nanowires were synthesized through an electrochemical liquid-liquid-solid deposition process utilizing supported liquid metal nanodroplets and SiCl<sub>4</sub> dissolved in propylene carbonate at temperatures as low as 60 °C. These results stand apart from all other previous Si nanowire electrodeposition reports in four important aspects: (*1*) the selective electrodeposition of Si at Ga-based nanodroplet electrodes has been identified; (*2*) the as-prepared Si nanowires were crystalline; (*3*) the Si nanowires grew with epitaxial relationship with respect to the substrate supporting the liquid metal nanodroplets; and (*4*) these cumulative properties were achieved at temperatures as low as 60 °C. This work also stands apart from vapor-liquid-solid or solution-liquid-solid processes in that an applied potential effected the necessary reducing condition and the driving force to nucleate and grow Si nanowires rather than high temperatures. Finally, this work is the first to show that agents that alter the surface properties of the liquid metal/substrate contact can strongly impact the morphology of the resultant crystals produced by ec-LLS. Although not exploited in this work, the results shown here suggest a direct pathway to the facile preparation of devices requiring electrically contacted Si nanowires.

# F. References

1. Goldberger, J.; Hochbaum, A. I.; Fan, R.; Yang, P., Silicon vertically integrated nanowire field effect transistors. *Nano Lett.* **2006**, *6* (5), 973-977.

2. Tian, B.; Zheng, X.; Kempa, T. J.; Fang, Y.; Yu, N.; Yu, G.; Huang, J.; Lieber, C. M., Coaxial silicon nanowires as solar cells and nanoelectronic power sources. *Nature* **2007**, *449* (7164), 885-889.

3. Maiolo, J. R.; Kayes, B. M.; Filler, M. A.; Putnam, M. C.; Kelzenberg, M. D.; Atwater, H. A.; Lewis, N. S., High Aspect Ratio Silicon Wire Array Photoelectrochemical Cells. *J. Am. Chem. Soc.* **2007**, *129* (41), 12346-12347.

4. Boukai, A. I.; Bunimovich, Y.; Tahir-Kheli, J.; Yu, J.-K.; Goddard Iii, W. A.; Heath, J. R., Silicon nanowires as efficient thermoelectric materials. *Nature* **2008**, *451* (7175), 168-171.

5. Chan, C. K.; Peng, H.; Liu, G.; McIlwrath, K.; Zhang, X. F.; Huggins, R. A.; Cui, Y., Highperformance lithium battery anodes using silicon nanowires. *Nat Nano* **2008**, *3* (1), 31-35.

6. Wagner, R. S.; Ellis, W. C., Vapor-Liquid-Solid Mechanism of Single Crystal Growth. *Appl. Phys. Lett.* **1964**, *4* (5), 89-90.

7. Schmidt, V.; Wittemann, J. V.; Senz, S.; Gösele, U., Silicon Nanowires: A Review on Aspects of their Growth and their Electrical Properties. *Adv. Mater.* **2009**, *21* (25-26), 2681-2702.

8. Lu, X.; Anderson, K. J.; Boudjouk, P.; Korgel, B. A., Low Temperature Colloidal Synthesis of Silicon Nanorods from Isotetrasilane, Neopentasilane, and Cyclohexasilane. *Chem. Mater.* **2015**, *27* (17), 6053-6058.

9. Mallet, J.; Molinari, M.; Martineau, F.; Delavoie, F.; Fricoteaux, P.; Troyon, M., Growth of Silicon Nanowires of Controlled Diameters by Electrodeposition in Ionic Liquid at Room Temperature. *Nano. Lett.* **2008**, *8* (10), 3468-3474.

10. Gu, J. S.; Fahrenkrug, E.; Maldonado, S., Direct Electrodeposition of Crystalline Silicon at Low Temperatures. *J. Am. Chem. Soc.* **2013**, *135* (5), 1684-1687.

11. Fahrenkrug, E.; Gu, J.; Jeon, S.; Veneman, P. A.; Goldman, R. S.; Maldonado, S., Room-temperature epitaxial electrodeposition of single-crystalline germanium nanowires at the wafer scale from an aqueous solution. *Nano Lett.* **2014**, *14* (2), 847-852.

12. Ma, L.; Gu, J.; Fahrenkrug, E.; Maldonado, S., Electrochemical Liquid-Liquid-Solid Deposition of Crystalline Ge Nanowires as a Function of Ga Nanodroplet Size. *J. Electrochem. Soc.* **2014**, *161* (7), D3044-D3050.

13. Thelen, J.; Dickey, M. D.; Ward, T., A study of the production and reversible stability of *e*GaIn liquid metal microspheres using flow focusing. *Lab Chip* **2012**, *12* (20), 3961-3967.

14. Gu, J. S.; Collins, S. M.; Carim, A. I.; Hao, X. G.; Bartlett, B. M.; Maldonado, S., Template-Free Preparation of Crystalline Ge Nanowire Film Electrodes via an Electrochemical Liquid-Liquid-Solid Process in Water at Ambient Pressure and Temperature for Energy Storage. *Nano. Lett.* **2012**, *12* (9), 4617-4623.

15. Hwang, B.-H., Calculation and measurement of all (002) multiple diffraction peaks from a (001) silicon wafer. *J. Phys. D: Appl. Phys.* **2001**, *34* (16), 2469-2474.

16. Richter, H.; Wang, Z. P.; Ley, L., The one phonon Raman spectrum in microcrystalline silicon. *Solid State Commun.* **1981**, *39* (5), 625-629.

17. Tu, K. N.; Howie, A., Forbidden 200 diffraction spots in silicon. *Philos. Mag. B* **1978**, *37* (1), 73-81.

18. Paul, C. M.; Hemant, A.; Irene, A. G.; Shu, H.; Paul, W. L.; Ann, F. M.; Christopher, E. D. C., Group IV semiconductor nanowire arrays: epitaxy in different contexts. *Semicond. Sci. Technol.* **2010**, *25* (2), 024016.

19. McCaffrey, J. P.; Baribeau, J. M., A transmission electron microscope (TEM) calibration standard sample for all magnification, camera constant, and image/diffraction pattern rotation calibrations. *Microsc. Res. Tech.* **1995**, *32* (5), 449-454.

20. Chagnon, D.; Pippel, E.; Senz, S.; Moutanabbir, O., Metal Seed Loss Throughout the Nanowire Growth: Bulk Trapping and Surface Mass Transport. J. Phys. Chem. C 2016, 120 (5), 2932-2940.

21. Kohen, D.; Cayron, C.; De Vito, E.; Tileli, V.; Faucherand, P.; Morin, C.; Brioude, A.; Perraud, S., Aluminum Catalyzed Growth of Silicon Nanowires: Al Atom Location and the Influence of Silicon Precursor Pressure on the Morphology. *J. Cryst. Growth* **2012**, *341*, 12-18.

22. Fahrenkrug, E.; Biehl, J.; Maldonado, S., Electrochemical Liquid–Liquid–Solid Crystal Growth of Germanium Microwires on Hard and Soft Conductive Substrates at Low Temperature in Aqueous Solution. *Chem. Mater.* **2015**, *27* (9), 3389-3396.

23. Jang, J.; Oh, J. Y.; Kim, S. K.; Choi, Y. J.; Yoon, S. Y.; Kim, C. O., Electric-field-enhanced crystallization of amorphous silicon. *Nature* **1998**, *395* (6701), 481-483.

24. Lu, X.; Anderson, K. J.; Boudjouk, P.; Korgel, B. A., Low Temperature Colloidal Synthesis of Silicon Nanorods from Isotetrasilane, Neopentasilane, and Cyclohexasilane. *Chem. Mater.* **2015**.

25. Munisamy, T.; Bard, A. J., Electrodeposition of Si from organic solvents and studies related to initial stages of Si growth. *Electrochim. Acta* **2010**, *55* (11), 3797-3803.

26. Keck, P.; Broder, J., The Solubility of Silicon and Germanium in Gallium and Indium. *Phys. Rev.* **1953**, *90* (4), 521-522.

27. Wang, Y.; Schmidt, V.; Senz, S.; Gösele, U., Epitaxial growth of silicon nanowires using an aluminium catalyst. *Nat. Nanotechnol.* **2006**, *1* (3), 186-189.

28. Moutanabbir, O.; Isheim, D.; Blumtritt, H.; Senz, S.; Pippel, E.; Seidman, D. N., Colossal injection of catalyst atoms into silicon nanowires. *Nature* **2013**, *496* (7443), 78-82.

## **CHAPTER 4**

#### High-Performance Polycrystalline Ge Microwire Film Anodes for Li Ion Batteries

## A. Introduction

Si or Ge material with high aspect ratio form factors (i.e. wires, tubes) are mechanically resilient towards the insertion of Li<sup>+</sup> relative to their bulk analogs and are thus attractive for rechargeable Li<sup>+</sup> batteries.<sup>1-2</sup> However, thin nanowire electrodes suffer low coulombic efficiency and significant capacity loss in the first few cycles due to their large susceptibility to solid-electrolyte interface (SEI) layer formation. Conversely, Ge and Si microwires are less adversely affected by SEI formation since they have smaller surface to volume ratios,<sup>3-4</sup> but are more vulnerable to pulverization and thus typically demonstrate shorter cycle-life.<sup>5</sup> To date, the primary emphasis in the field has been focusing on thin nanowire/nanotube structures to address the SEI issue.<sup>6</sup>

An alternative approach to the realization of high capacity, high stability Li<sup>+</sup> battery anodes is to mitigate the stress issues from Li<sup>+</sup> insertion in larger microwires. A microwire electrode material with the capacity to accommodate the material damage incurred during lithiation would be less prone to issues related to SEI. In this regard, polymer coatings with 'self-healing' capabilities have been previously described to enhance mechanical stability of Si microparticle anodes, but only as a composite with carbon black to improve the electrode conductivity.<sup>7</sup> This chapter describes an alternative strategy for synthesis and design of battery electrodes based on liquid metals in microcrystalline Group IV materials. Liquid metals like gallium (Ga) do not impart high Li<sup>+</sup> insertion capacity (e.g. 769 mA h g<sup>-1</sup> for liquid Ga)<sup>8-9</sup> but its incorporation in Group IV materials may still be beneficial. Here we demonstrate this concept with Ge microwires synthesized through an electrochemical liquid-liquid-solid (ec-LLS) process. Akin to vapor-liquidsolid nanowire growth,<sup>10</sup> ec-LLS uses liquid metals to catalyze the formation of crystalline semiconductors (Figure 4.1). The key distinction is that an electrochemical potential/current is



**Figure 4.1.** a) Schematic depiction of Ge microwire ec-LLS on Cu current collector in an aqueous solution using a three-electrode setup. (b) A microscopic illustration of the elementary steps in the Ge microwire ec-LLS process (not drawn to scale). (c) Optical photograph of a film of ec-LLS grown Ge microwires on Cu substrate, which is used as is in Li-ion battery coin cells. (d) Scanning electron micrograph of Cu foil patterned with SU-8 after Ge microwire ec-LLS at T = 80 °C for 4 hours.

applied that initiates and sustains crystal growth.<sup>11</sup> For the context of battery electrodes, ec-LLS is particularly advantageous because each crystalline material that forms is necessarily in direct electrical contact with a conductive substrate. In earlier work, we only showed that high-aspectratio Ge nanomaterials could be prepared with indium (In) nanoparticles and those materials exhibited high initial activity as Li<sup>+</sup> battery anodes.<sup>12</sup> In this work, we report that polycrystalline Ge microwires prepared by ec-LLS with Ga-based liquid metal droplets produced unique materials show both high initial and prolonged capacities for Li<sup>+</sup> insertion/removal. Results from electron microscopy, atom probe tomography, and X-ray diffraction analyses are presented that implicate the importance of residual Ga in the Ge microwires.

## **B.** Methods

*Materials & Chemicals* Acetone (ACS grade, BDH), methanol (ACS grade, BDH), 2propanol (ACS grade, BDH), Ga(l) (99.99%, Rotometals), In(s) (99.99%, GalliumSource), GeO<sub>2</sub> (99.999%, Alfa Aesar), Na<sub>2</sub>B<sub>4</sub>O<sub>7</sub>·10H<sub>2</sub>O (99 - 100%, Mallinckrodt®), copper foil sheets (127 mm x 500 mm x 0.51 mm, 99.9%, GalliumSource), 3-(Trimethoxysilyl)propylmethacrylate (MPTS, 98%, Sigma-Aldrich), SU8 2007 (Microchem Corp.), lithium foil (99.9%, Alfa Aesar), lithium hexafluorophosphate (99%), ethylene carbonate (anhydrous, 99%, Sigma-Aldrich), and dimethyl carbonate (anhydrous,  $\geq$ 99%, Sigma-Aldrich) were used as received. Water was purified from a Barnstead Nanopure III purification system (>18 MG cm) and was used throughout.

*Preparation of Patterned Copper Supports* Photoresist films with evenly sized and spaced microwells of diameter 9.6 ± 0.6 μm were patterned on a Cu substrate using optical photolithography with a custom photomask (Fineline Imaging, Colorado Spring, CO). Copper foil sections were cut into 19 mm x 19 mm sections. These sections were degreased in acetone and methanol for 10 minutes each in an ultrasonic cleaner (Branson 2510, output 100W). The photolithography process was carried out in a clean room. Prior to spin casting SU-8, MPTS was spin-coated (3000 rpm for 30 s) to act as an adhesion promoter. Following, SU-8 2007 was spin-coated over the substrate and soft baked at 95 °C for 3 minutes. UV light exposure (OAI) for 20 s at 26 W cm<sup>-2</sup>. Samples were then subject to a post-exposure bake at 95 °C for 5 minutes. Development for 4 minutes under agitation with SU-8 developer removed the unexposed regions of the photoresist. The substrates were then rinsed vigorously with 2-propanol and dried under N<sub>2</sub>

(g). The mass of substrate with photoresist was measured using Sartorius ME36S microbalance (0.001 mg readability) as  $M_{sub}$ .

Preparation of eGaIn Microdroplets Coated Cu Gallium-Indium eutectic (eGaIn, 75 wt.% Ga, 25 wt.% In) was prepared by adding In pellets to Ga and physically mixing at room temperature. The mixture was then heated to 100 °C for 30 minutes to form a homogeneous alloy. To fill the patterned microwells on the foil with eGaIn, samples were fixed on a home-made vacuum chuck while ~1 mL of the heated liquid metal was dispensed on the surface of the hole array pattern. A lint-free towel (Kimtech W4, Fisher) was used to compress the liquid metal against the substrate and force it to wet the interior of each hole. The towel was continually rubbed across the template in all directions until all holes were filled. Excess liquid metal was removed by a doctor blade. The surface was wiped clean by using a methanol soaked lint-free towel.

Ge ec-LLS After filling the microwell arrays with eGaIn, the substrates were used as working electrodes in a custom single-chamber PTFE compression cell featuring a 1.3  $\text{cm}^2$ opening that defined the exposed electrode area. Electrical connection to each working electrode was made by contacting the stainless steel electrode support. 5 mL of aqueous electrolyte containing 50 mM GeO<sub>2</sub> and 10 mM Na<sub>2</sub>B<sub>4</sub>O<sub>7</sub> were added to the PTFE cell. A standard threeelectrode configuration with a graphite counter electrode and a Ag/AgCl (sat. KCl) reference electrode was employed. A Metrohm Autolab PGSTAT302N was employed for all ec-LLS depositions. Ge ec-LLS was conducted galvanostatically at +0.5 mA/cm<sup>2</sup> in a temperaturecontrolled propylene glycol/water bath (BuchiWaterbath, B-481) held at 80 °C. Ge microwires with 15 µm and 30 µm heights were grown for 4 hours and 8 hours respectively. The long times were necessary to account for the low faradaic efficiency (6-10 %) of the ec-LLS process, as evolution of H<sub>2</sub> was significant at the copper/electrolyte interface. After deposition, as-prepared Ge microwire films were removed from the PTFE cell and then briefly soaked in 1.0 M HCl solution to etch the liquid metal droplet affixed at the top. The mass of the as-prepared Ge microwire film on Cu substrate was then measured with a Sartorius ME36S microbalance (0.001 mg readability) as  $M_{sub+Ge}$ . The net weight of Ge microwire film was calculated as  $(M_{sub+Ge} - M_{sub})$ . The Ge microwire film anodes had a loading density of approximately 1 mg cm<sup>-2</sup>.

To eliminate the residual metal content in the Ge microwires, as-prepared Ge microwire film were heated at T = 250 °C for 30 minutes, put back into the PTFE cell, and then anodically

etched at a constant potential of -0.1 V vs E(Ag/AgCl, sat KCl) in 1.0M HCl for 30 minutes. This protocol did not cause any perceptible mass loss in the Cu foil substrates in control trials.

 $Li^+$  Insertion/Removal Cycling Tests Coin cells were assembled in an Ar atmosphere glove box (O<sub>2</sub> < 0.4 ppm, H<sub>2</sub>O < 0.1 ppm, Vacuum Atmosphere OmniLab). Each anode was placed in a 2032-type coin cell with a Li foil counter electrode and a glass microfiber separator (Whatman® glass microfiber filters, Grade GF/D). The separator was soaked in 1 M LiPF<sub>6</sub> dissolved in 1:1 (v/v) ethylene carbonate and dimethyl carbonate electrolyte before use. Galvanostatic chargedischarge experiments were performed on a Neware BTS-5V1MA cycler.

*Materials Characterization* Scanning electron microscopy imaging was conducted in a JEOL-7800FLV microscope with a field emission gun. Image analysis was carried out using ImageJ with electron micrographs taken with > 1000x magnification. Powder X-ray diffraction patterns were collected on a PANalytical Empyrean Alpha-1 diffractometer and parallel beam optics using Cu-K $\alpha$  radiation ( $\lambda = 1.542$  Å). The X-ray diffraction patterns were generated using scan step size of 0.002°. The positions of Ge (111), (220) and (311) diffraction peaks were analyzed using Jade 9 program. Cu-K $\alpha$ 2 background subtraction was performed to increase the accuracy of the simulation of diffraction peaks resulted from Cu-K $\alpha$ 1 beam diffraction. Cu (200) diffraction peaks from the Cu substrate were used to calibrate the 2 $\theta$  positions of Ge diffraction peaks. Lattice constants of Ge were generated and refined using Jade 9 build-in functions.

Thin disks of Ge microwires were prepared using focused ion beam (FIB) milling and were characterized by transmission electron microscopy. FIB milling was performed in FEI NOVA NanolabDualbeam and FEI Helios Nanolab 650 Dualbeam workstations. Both systems were equipped with Schottky field emitters and Ga focused ion beams. For lift-out, Ge microwires were first sonicated in ~100  $\mu$ L methanol for 30 s and re-dispersed on a n<sup>+</sup>-Si wafer so the microwires were oriented on their sides. In the SEM/FIB workstation, an OmniprobeAutoProbe 200 micromanipulator equipped with a standard tungsten (W) probe tip (Ted Pella) was used to approach and contact single microwires on the substrate. A temporary Pt weld was made between the microwire and the W probe *via* electron beam assisted chemical vapor deposition (EBA-CVD) with a C<sub>5</sub>H<sub>4</sub>CH<sub>3</sub>Pt(CH<sub>3</sub>)<sub>3</sub> gas injection system. The single microwire was then lift-out using the micromanipulator and welded onto a post on TEM grids (PELCO<sup>®</sup> FIB Lift-Out TEM Grids, copper). The microwire was milled sufficiently thin to render it transparent for TEM (< 500 nm thick). Scanning transmission electron microscopy imaging was performed in a JEOL 2010F

analytical electron microscope equipped with a zirconated tungsten (100) thermal field emission tip. Selected area electron diffraction patterns were collected under normal transmission electron microscopy mode on the same instrument.

Atom probe tomography (APT) samples were prepared using Ge microwires dispersed on a n<sup>+</sup>-Si wafer *via* an established method.<sup>13</sup> 2  $\mu$ m of Pt layer was first deposited over an area (15  $\mu$ m x 3  $\mu$ m) on a Ge microwire by ion beam assisted chemical vapor deposition (IBA-CVD) with a C<sub>5</sub>H<sub>4</sub>CH<sub>3</sub>Pt(CH<sub>3</sub>)<sub>3</sub> gas injection system. Two mill cuts were executed sequentially using FIB along the long sides of the Pt coating on the Ge microwire to form a wedge shape Ge. The first single release cut was carried out on one side of the Ge wedge using FIB, and W probe was inserted and attached to release the end using IBA-CVD. The second release cut was done subsequently on the other end of the Ge wedge. The Ge wedge was lifted out and a slice of it was mounted on a LEAP microtip (Presharpened Microtip<sup>TM</sup> Coupon). The mounted slice was sharpened by 30 kV FIB first and final cleaning was done using 5 kV FIB. Laser-assisted APT was performed in Cameca LEAP 4000X HR Atom Probe using 355 nm laser excitation at a pulse frequency of 125 kHz and specimen temperature of 50 K. 20.0 million ions were collected by the detector for elemental analysis and reconstruction.

#### C. Results

Ge microwire films were prepared through a modified ec-LLS process. Figures 4.1a and 4.1b depict the three-electrode electrochemical cell and the basic premise of the ec-LLS growth of Ge microwire films performed in this work. Notably, we employed a patterned copper (Cu) foil substrate here. The miscibility of Ga, In and Cu<sup>14</sup> resulted in uncertainty in the precise liquid metal composition in the ec-LLS process, particularly at longer times where Ga and In more fully dissolve into Cu. Accordingly, all depositions were performed with substrates immediately after decoration by *e*GaIn droplets and the effective liquid metal composition during deposition was most likely an alloy of Ga-In with a minor fraction of Cu rather than pure *e*GaIn. Figure 4.1c shows an optical image of the resultant Ge microwire film on the Cu disk. Figure 4.1d shows a representative scanning electron micrograph of the as-prepared Ge microwire films.

In addition to the as-prepared materials, a method was developed to lower the residual metal content in the Ge produced by this ec-LLS method. Specifically, a brief thermal annealing at T = 250 °C for 30 min was employed to facilitate metal diffusion out of the Ge crystals. Then,

wet electrochemical etching was used to remove selectively metal without perturbing crystalline Ge. X-ray diffraction patterns of as-prepared Ge microwires, annealed Ge microwires, and annealed/etched Ge microwires are shown in Figure 4.2a. All three sets of data indicate these Ge materials were both fully crystalline (no broad signal at the low  $2\theta$  values that could suggest a significant amorphous content was observed) and the materials were polycrystalline without any obvious preferential orientation, i.e. the (111), (220), and (311) peaks showed the pattern of relative intensities expected for randomly oriented Ge crystal grains.<sup>15</sup>

Atom probe tomography was performed to assess the metal content in both the as-prepared Ge microwires and the annealed/etched Ge microwires.<sup>16</sup> Figure 4.2b shows results from atom probe tomography analysis of a section of a representative as-prepared Ge microwire that was lifted out using focused-ion beam (FIB) milling and then platinum-welded onto a Si post. Figure 4.2b is a three dimensional map of the atom distribution in the sectioned slab. Figure 4.2c is a cross-sectional plot of the atom concentrations of Ge, Ga, In, and Cu along one (z) axis. Three features in the atom probe data were notable. First, Ga, In, and Cu were all detectable in the asprepared Ge microwires. Second, Ga was the dominant species, with In and Cu at concentrations  $< 10^{-1}$  at %. Third, the tomographic data suggest the metals were uniformly dispersed in the electrodeposited Ge. On average, these Ge crystals had  $8.1 \pm 0.5$  at.% Ga dispersed uniformly throughout. This loading far surpassed the equilibrium solubility of Ga in solid Ge at room temperature<sup>17</sup> and was consistent with 'colossal' residual metal loadings in crystal growths performed with metals that bind tightly with crystalline Group IV elements like crystalline Si growth in Al.<sup>18</sup> As seen in Figures 4.2d and 4.2e, the mild annealing/etching methodology decreased the overall metal contents, lowering In and Cu below the detection limit and dropping Ga to  $3.3 \pm 0.7$  at.%. Notably, the remaining Ga was apparently concentrated in select regions and was no longer uniformly distributed.

Figure 4.3 compares the structural effects induced by  $Li^+$  insertion in as-prepared and annealed/etched Ge microwires through scanning electron microscopy. Figures 4.3a and 4.3c show before and Figures 4.3b and 4.3d illustrate the respective materials after one galvanostatic cycle in 1 M LiPF<sub>6</sub> electrolyte at a rate of 0.1C. Comparison of Figures 4.3a and 4.3c illustrate that the annealing/etching treatment did not induce drastic changes in the microwire form factor and only introduced sporadic pits (where presumably Ga was etched out). However, comparison of Figures 4.3b and 4.3d show that after Li<sup>+</sup> insertion and removal the extent of irreversible volumetric



**Figure 4.2.** a) Powder X-ray diffractograms of as prepared ec-LLS grown Ge microwires, annealed Ge microwires and annealed/etched Ge microwires. Diffraction peaks for Ge and the underlying Cu foil are noted, respectively. b-e) Atom probe tomography analysis of the distribution and concentration of Ge, Ga, In and Cu in as-prepared and annealed/etched Ge microwires. (b, d) Reconstructed 3D image of a 30 nm x 30 nm x 30 nm volume within an as-prepared and annealed/etched ec-LLS-grown Ge microwire, respectively. (c, e) Line profile of atomic concentration of Ge, Ga, In and Cu in the Ge microwires in (b) and (d), respectively, along the z axis of the samples.



**Figure 4.3.** a, b) Electron micrographs of as-prepared ec-LLS grown Ge microwires before and after one galvanostatic cycle in 1 M LiPF<sub>6</sub> electrolyte at a rate of 0.1 C. (c, d) Electron micrographs of annealed/etched Ge microwires before and after one galvanostatic cycle in 1 M LiPF<sub>6</sub> electrolyte at a rate of 0.1 C. (e) Size distribution histogram of ec-LLS grown Ge microwires before and after  $1^{st}$  cycle (f) Size distribution histogram of annealed/etched Ge microwires before and after  $1^{st}$  cycle.

expansion was not the same in the two materials. As-prepared Ge microwires had diameters of 6  $\pm 2 \mu m$  before lithiation and 7  $\pm 2 \mu m$  after one cycle for Li<sup>+</sup> insertion/removal, indicating an irreversible volumetric expansion of ~ 20% (Figure 4.3e). In contrast, Ge microwires that had previously been etched to remove Ga showed diameters of 6  $\pm 2 \mu m$  before cycling and 9  $\pm 2 \mu m$  after cycling, indicating ~ 50% permanent expansion in the radial direction (Figure 4.3f).

Figure 4.4 shows the results from galvanostatic cycling in a two electrode coin cell with a Li metal foil counter electrode. All analyses were performed so that the potential of the cell was bounded between 0.01 V and 2.0 V vs  $E(\text{Li}^+/\text{Li})$ . Figure 4.4a shows Li<sup>+</sup> insertion/removal took place between 0.4 - 0.1 V and 0.4 - 0.6 V, respectively, consistent with known cycling behavior of Ge anodes.<sup>20</sup> The differential capacity-potential responses for the first discharge/charge cycle of the as-prepared and annealed/etched Ge microwire films at a rate of 0.1 C are shown in Figure 4.4b. Two features are notable in the data. First, the data show that the as-prepared Ge microwires have lower overpotentials for Li<sup>+</sup> insertion/removal than the annealed/etched Ge microwires. Second, the as-prepared Ge microwires show small additional peaks in the cathodic sweep at +0.5V and +0.8 V that are consistent with a small amount of Li<sup>+</sup> insertion occurring in Ga (see inset).<sup>8</sup> The long term capacity retentions for the as-prepared and annealed/etched Ge microwire films at a rate of 0.1 C are shown in Figure 4.4c. Both types of Ge microwires showed comparable capacities initially but their long term capacity retention differed significantly. As-prepared Ge microwire film electrodes lost only 10% of their initial capacity after 40 cycles while annealed/etched Ge microwires lost more than 35% of their initial capacity, in accord with the substantial capacity losses previously reported for other forms of microstructured, crystalline Ge electrodes.5 Figure 4.4d shows the measured capacity values for the as-prepared Ge microwire film electrodes at a variety of cycling rates. At a cycling rate of 1C, a capacity of ~ 1000 mA h g<sup>-</sup> <sup>1</sup> was still attained. The coulombic efficiency of the Ge microwire film anode was 92.0% for the first cycle and kept above 98% for the following cycles except when the cycle rate was 5C and 10C, where the capacities were so low that the inaccuracy in the coulombic efficiency measurements were large. Although the specific capacities were low at these fast cycling rates, the Ge microwires recovered 88% of their original 0.1 C capacity after 35 cycles at different high cycle rates (0.1 C, 0.2 C, 0.5 C, C, 2C, 5C, and 10C).

### **D.** Discussion



**Figure 4.4.** a) Selected galvanostatic discharge-charge cycles (1<sup>st</sup>, 2<sup>nd</sup>, 25<sup>th</sup> and 80<sup>th</sup>) for an asprepared Ge microwire film electrode recorded at 0.1 C rate using Li foil as the counter electrode in 1 M LiPF<sub>6</sub> electrolyte. b) Differential capacity plot of the 1<sup>st</sup> cycle of as-prepared Ge microwires and annealed/etched Ge microwires. The electrodes were cycled at 0.1 C rate in 1 M LiPF<sub>6</sub> electrolyte. c) Galvanostatic discharge capacities of as-prepared Ge microwires (black circles) and annealed/etched Ge microwires (open circles) cycling at 0.1 C rate in 1 M LiPF<sub>6</sub> electrolyte. d) Galvanostatic charge (red circles) and discharge (black squares) capacities of as-prepared Ge microwire anode cycling at 0.1 C, 0.2 C, 0.5 C, C, 2C, 5C, 10C and 0.1 C rate in 1 M LiPF<sub>6</sub> electrolyte. The coulombic efficiencies for each charge-discharge cycle are indicated on the right y-axis (blue circles).

The cumulative results speak to three related points about ec-LLS and the preparation of anodes for rechargeable batteries. First, ec-LLS is a viable method to produce microcrystalline Ge materials directly that can serve as potent Li<sup>+</sup> battery anodes. Second, the polycrystalline Ge microwire film electrodes prepared by ec-LLS retain their shape (form-factor) after Li<sup>+</sup> insertion/removal cycling and show unusually long-lasting cycling behaviors relative to other crystalline Ge microstructure materials. Third, the specific inclusion of residual metal (Ga) in the as-prepared Ge microwires is beneficial in the context of Li<sup>+</sup> battery anodes as it significantly minimizes the structural damage induced by Li<sup>+</sup> insertion.

In general, these data speak to the power that electrodeposition specifically affords for the synthesis of structured battery materials. Specifically, electrodeposition necessarily results in active material that is wired to a current collector, as has been demonstrated recently for porous metal oxide battery cathodes.<sup>19-20</sup> This reports significantly expands the utility of ec-LLS for synthesis of rechargeable battery anodes made from Group IV materials.<sup>12</sup> Empirically, the Ge microwire film electrodes prepared here only suffered a 2.5% capacity loss from the first to second cycle, a substantial improvement over the 20% capacity loss<sup>12</sup> between the first and second cycles we observed previously with Ge nanowire films. More importantly, a key insight gained here is that the adhesion of even micron-sized materials on an inert current collector is still strong enough to preclude the need for a separate binder. That is, the electrodeposited Ge materials remain adhered to the Cu foil after repetitive cycling. This aspect is necessary for the realization of stable, large area battery anodes. Apparently, the intimate contact between Ge and Cu is not compromised by the strong lattice mismatch between these two materials. We surmise that the complete wetting of the (initial) eGaIn droplets on Cu ensures that Ge nucleates and grows directly on the metal substrate with many points of attachment. Separately, the benefit of microwires vs nanowires is the simultaneous mitigation of the SEI problems while increasing the total capacity since there is simply more Ge in an array of microwires than an array of nanowires that have the same pitch and height. A preliminary assessment was performed on the dependence of the cycling behavior of Ge anodes with the aspect ratio of microwires. Ge microwire anodes with smaller aspect ratios demonstrated noticeably better capacity retention over 25 cycles. (Figure 4.5) In this work, the packing density of the Ge microwires was not varied but could be increased simply by changing the pitch of the microwell pattern. Further, if absolute homogeneity of the microwires is not important, there are much simpler methods to produce more dense films of liquid metal droplets



**Figure 4.5.** Ge anode capacity retention as a function of Ge microwire dimensions cycled at C/10 rate. (a) Discharge capacities of Ge microwires grown on  $7.7 \pm 0.5 \,\mu\text{m}$  Su-8 pattern. (b) Discharge capacities of Ge microwires grown on  $11.5 \pm 0.3 \,\mu\text{m}$  Su-8 pattern.

(e.g. pulse electroplating,<sup>21</sup> solution casting of droplet suspensions<sup>22</sup>). The results here serve as a reference point for future studies directed along these lines.

The long-lived cycling behaviors of the Ge microwire film electrodes presented in this work is unusual in the context of the available literature on microstructured crystalline Ge Li<sup>+</sup> battery anodes. Several reports have shown that crystalline Ge structures with features sizes comparable to the materials presented here quickly fail upon just a few cycles for Li<sup>+</sup> insertion/removal, particularly at cycling rates  $\geq 0.2 \text{ C}^{5}$  Specifically, microscopic analysis on Ge microwires with a nominal 1  $\mu$ m diameter showed that stress dissipation occurred along the <110> direction and always results in substantial fracturing.<sup>4</sup> The origin of this critical mechanical failure is that when the hoop stress<sup>4</sup> is larger than the mechanical integrity of lithiated Ge, a large (micronsized) fracture will form along the weakest crystallographic direction. The presumption has been that this is true of all crystalline Ge materials with a critical length scale greater than  $1.2 \,\mu m.^4$  The results presented here contrast that rationale. That is, the crystalline Ge microwires with lengths and diameters well in excess of 1 µm in this work did not suffer catastrophic mechanical failure and were able to be cycled up to 1C while still retaining useful capacities. Apparently, the distinguishing feature in the materials shown here is their *polycrystallinity*. The cumulative X-ray diffraction and electron microscopy data all indicate these Ge microwires are definitively not single-crystalline, unlike other materials produced by ec-LLS.<sup>23</sup> That is, unlike vapor phase methods to grow Group IV microwires,<sup>10</sup> the materials produced by ec-LLS on copper foils seem to avoid deleterious fracturing because the stress from volumetric expansion is not directed in a single direction throughout the entire microwire volume. This aspect is explicitly visualized directly in cross-sectional STEM data of an as-prepared Ge microwire that had been subject to 1 cycle of Li<sup>+</sup> insertion/removal (Supporting Information, Figure S2, Figure 4.6). The strong contrast between that fracture pattern and what is known for fractures in single-crystalline Ge microwires<sup>4</sup> are clear evidence the fracture stress occurs in several directions as opposed to being concentrated along one fault line and the fractures are <500 nm wide.

The most profound and unique finding in this work is that the inclusion of Ga in these polycrystalline Ge microwires is particularly beneficial. The experiments contrasting the performance of the as-prepared Ge microwire films with a comparatively high, homogeneous loading of Ga and the mildly annealed/etched Ge microwire films with a substantially lowered, heterogeneous loading of Ga demonstrated superior capacity retention and higher overall



**Figure 4.6.** (a, b) Scanning transmission electron micrographs of Ge cross-sectional slices of asprepared Ge microwires before and after cycling for  $Li^+$  insertion/removal at 0.1 C in 1 M LiPF<sub>6</sub> electrolyte. Inset: Selected area electron diffraction patterns of areas indicated by red circles.

capacities when Ga was present and uniform. The presented results argue against the possibility that the annealing & etching steps to remove the residual Ga from the Ge microwires caused some catastrophic damage to the material prior to cycling for Li<sup>+</sup> insertion/removal. The collected X-ray diffraction patterns indicated no obvious loss/increase in crystallinity or selective etching of the Ge. The overall morphology of the microwires was nominally the same as the as-prepared Ge microwires. Further, the Ge microwires with the lowered residual Ga content still functioned as Li<sup>+</sup> battery anodes. The one perceptible physical change incurred by the Ga removal steps was the slight introduction of porosity of the Ge microwires (as seen in Figure 4), likely due to a Kirkendall effect from the faster diffusivity of Ga.<sup>24</sup> However, based on recent findings, increasing porosity ought to *enhance* the cycling maximum and stability in Ge microwires.<sup>25</sup> However, the data show clearly that even with that added improvement, the Ge microwires with lower levels of Ga showed inferior cycling behaviors as compared to the Ga-containing, as-prepared Ge microwires.

Whether the higher Ga content or more uniform distribution of Ga in the as-prepared Ge microwires was the more important aspect is unclear. However, both aspects are likely beneficial in the following contexts. The atom probe tomography data suggest that at least some of the residual Ga in as-prepared Ge microwires is located in the octahedral and tetrahedral interstitial sites of Ge lattice. Given the atomic radius of Ga is 4% larger than Ge,<sup>26</sup> the lattice of these asprepared Ge microwires could be envisioned as a pre-strained material.<sup>27-28</sup> Pre-strained battery materials are reported to accommodate lithiation-induced stress better and fracture less extensively.<sup>29</sup> Therefore, the annealing/etching steps that lower the Ga content and concentrate specific areas (likely as crystal occlusions) could 'unstrain' the Ge and thereby lower its efficacy as an anode material. The Ge lattice constants calculated from the collected X-ray diffraction data were larger in the as-prepared materials (Table 4.1), consistent with the premise of some Ga site substitution that introduced strain the Ge. Separately, it is possible that non-substitutional Ga could separately act as a microscopic 'binder.' The act of inserting/removing Li<sup>+</sup> does not substantially alter the distribution of Ga in as-prepared Ge microwires (Supporting Information, Figure 4.7). The high affinity between Ga on Ge atoms, as indicated by the high Ga concentration  $(10^{21} \text{ Ga cm}^{-1})$ <sup>3</sup>) that a Ge crystal could accommodate<sup>30</sup> and the tendency of liquid Ga to coalesce<sup>8</sup> provides a possible means to heal lesser fractures formed during Li<sup>+</sup> insertion. Finally, during the discharge and charge processes for Li<sup>+</sup> cycling, both Ge and Ga should undergo Li<sup>+</sup> insertion/removal at similar potentials.<sup>9,31</sup> The data in Figure 4.4b suggest this does occur to some extent. Accordingly,



**Figure 4.7.** High magnification scanning tunneling electron micrographs of the sample shown in Figure S2. a) A high magnification view of one section of the material along a fracture. b, c) The corresponding elemental maps collected for Ga and Ge, respectively, in this sample.

a possibility remains that the uniform inclusion of Ga in a crystalline Ge matrix changes what lithium-containing compounds form upon reaching the most negative potentials, perhaps disfavoring the most highly lithiated forms of Ge (e.g.  $Li_{22}Ge_5$ ) which correspond to the most extreme volume changes. The data in Figure 4.4b also indicate that only  $Li_{15}Ge_4$  was produced on the initial cycle.<sup>32</sup> Experiments directed at more clearly identifying microscopically how residual Ga participates during Li<sup>+</sup> cycling are ongoing.

#### **E.** Conclusions

This work highlights the general virtues of ec-LLS for the preparation of high aspect ratio microcrystalline Ge microwire film electrodes and the unique nature of these Ge materials when prepared by ec-LLS with Ga-In-Cu alloy liquid metal droplets. When deposited directly on a Cu current collector, the resultant materials are innately high capacity Li<sup>+</sup> battery anodes. They can be readily incorporated into Li<sup>+</sup> conventional battery cells without the need for high temperature, expensive processing equipment or steps, or the incorporation of any additional binding agent. The crystalline Ge microwires produced here possess residual Ga that appears to be specifically beneficial to the operation of the Ge microwires as Li<sup>+</sup> battery anodes. Accordingly, this work represents a new possible direction in the design and synthesis of highly tailored rechargeable battery materials.

|                                      | As-prepared Ge<br>microwires | Annealed Ge<br>microwires | Annealed/etched<br>Ge microwires |
|--------------------------------------|------------------------------|---------------------------|----------------------------------|
| Lattice constant<br>(Å) <sup>a</sup> | 5.6632                       | 5.6590                    | 5.6599                           |
| Lattice<br>expansion <sup>b</sup>    | 0.30%                        | 0.23%                     | 0.24%                            |

Table 4.1. Lattice constants and expansions of Ge microwires

a. Lattice constants were calculated using the diffraction peak positions.

b. Lattice expansions were calculated using experimental lattice constants and standard data  $(5.6461 \text{ Å})^{15}$ .

# F. References

1. Chan, C. K.; Peng, H.; Liu, G.; McIlwrath, K.; Zhang, X. F.; Huggins, R. A.; Cui, Y., High-performance lithium battery anodes using silicon nanowires. *Nat. Nano.* **2008**, *3* (1), 31-5.

2. Chan, C. K.; Zhang, X. F.; Cui, Y., High Capacity Li Ion Battery Anodes Using Ge Nanowires. *Nano. Lett.* **2008**, *8* (1), 307-309.

3. Quiroga-González, E.; Carstensen, J.; Föll, H., Good cycling performance of high-density arrays of Si microwires as anodes for Li ion batteries. *Electrochim. Acta* **2013**, *101*, 93-98.

4. Lee, S. W.; Nix, W. D.; Cui, Y., Fracture of crystalline germanium during electrochemical lithium insertion. *Extreme Mech. Lett.* **2015**, *2*, 15-19.

5. Long, B. R.; Goldman, J. L.; Nuzzo, R. G.; Gewirth, A. A., Model Ge microstructures as anodes for Li-ion batteries. *J. Solid State Electrochem.* **2013**, *17* (12), 3015-3020.

6. Wu, H.; Chan, G.; Choi, J. W.; Ryu, I.; Yao, Y.; McDowell, M. T.; Lee, S. W.; Jackson, A.; Yang, Y.; Hu, L.; Cui, Y., Stable cycling of double-walled silicon nanotube battery anodes through solid-electrolyte interphase control. *Nat. Nano.* **2012**, *7* (5), 310-315.

7. Wang, C.; Wu, H.; Chen, Z.; McDowell, M. T.; Cui, Y.; Bao, Z., Self-healing chemistry enables the stable operation of silicon microparticle anodes for high-energy lithium-ion batteries. *Nat. Chem.* **2013**, *5* (12), 1042-1048.

8. Deshpande, R. D.; Li, J.; Cheng, Y.-T.; Verbrugge, M. W., Liquid metal alloys as selfhealing negative electrodes for lithium ion batteries. *J. Electrochem. Soc.* **2011**, *158* (8), A845-A849.

9. Saint, J.; Morcrette, M.; Larcher, D.; Tarascon, J., Exploring the Li–Ga room temperature phase diagram and the electrochemical performances of the Li x Ga y alloys vs. Li. *Solid State Ion*. **2005**, *176* (1), 189-197.

10. Wagner, R. S.; Ellis, W. C., Vapor-Liquid-Solid Mechanism of Single Crystal Growth. *Appl. Phys. Lett.* **1964**, *4* (5), 89-90.

11. Fahrenkrug, E.; Maldonado, S., Electrochemical Liquid–Liquid–Solid (ec-LLS) Crystal Growth: A Low-Temperature Strategy for Covalent Semiconductor Crystal Growth. *Acc. Chem. Res.* **2015**, *48* (7), 1881-1890.

12. Gu, J. S.; Collins, S. M.; Carim, A. I.; Hao, X. G.; Bartlett, B. M.; Maldonado, S., Template-Free Preparation of Crystalline Ge Nanowire Film Electrodes via an Electrochemical Liquid-Liquid-Solid Process in Water at Ambient Pressure and Temperature for Energy Storage. *Nano. Lett.* **2012**, *12* (9), 4617-4623.

13. Thompson, K.; Lawrence, D.; Larson, D. J.; Olson, J. D.; Kelly, T. F.; Gorman, B., In situ site-specific specimen preparation for atom probe tomography. *Ultramicroscopy* **2007**, *107* (2–3), 131-139.

14. Purwins, M.; Enderle, R.; Schmid, M.; Berwian, P.; Müller, G.; Hergert, F.; Jost, S.; Hock, R., Phase relations in the ternary Cu–Ga–In system. *Thin Solid Films* **2007**, *515* (15), 5895-5898.

15. Cooper, A. S., Precise lattice constants of germanium, aluminum, gallium arsenide, uranium, sulphur, quartz and sapphire. *Acta Crystallogr.* **1962**, *15* (6), 578-582.

16. Fahrenkrug, E.; Biehl, J.; Maldonado, S., Electrochemical Liquid–Liquid–Solid Crystal Growth of Germanium Microwires on Hard and Soft Conductive Substrates at Low Temperature in Aqueous Solution. *Chem. Mater.* **2015**, *27* (9), 3389-3396.

17. Olesinski, R.; Abbaschian, G., The Ga– Ge (Gallium-Germanium) system. *Bull. Alloy Phase Diagr.* **1985**, *6* (3), 258-262.

18. Moutanabbir, O.; Isheim, D.; Blumtritt, H.; Senz, S.; Pippel, E.; Seidman, D. N., Colossal injection of catalyst atoms into silicon nanowires. *Nature* **2013**, *496* (7443), 78-82.

19. Armstrong, E.; McNulty, D.; Geaney, H.; O'Dwyer, C., Electrodeposited structurally stable V2O5 inverse opal networks as high performance thin film lithium batteries. *ACS Appl. Mater. Interfaces* **2015**, *7* (48), 27006-27015.

20. Armstrong, E.; O'Sullivan, M.; O'Connell, J.; Holmes, J. D.; O'Dwyer, C., 3D vanadium oxide inverse opal growth by electrodeposition. *J. Electrochem. Soc.* 2015, *162* (14), D605-D612.
21. Ma, L.; Gu, J.; Fahrenkrug, E.; Maldonado, S., Electrochemical Liquid-Liquid-Solid Deposition of Crystalline Ge Nanowires as a Function of Ga Nanodroplet Size. *J. Electrochem. Soc.* 2014, *161* (7), D3044-D3050.

22. Ma, L.; Lee, S.; DeMuth, J.; Maldonado, S., Direct electrochemical deposition of crystalline silicon nanowires at T $\geq$  60° C. *RSC Advances* **2016**, *6* (82), 78818-78825.

23. Fahrenkrug, E.; Gu, J.; Jeon, S.; Veneman, P. A.; Goldman, R. S.; Maldonado, S., Room-Temperature Epitaxial Electrodeposition of Single-Crystalline Germanium Nanowires at the Wafer Scale from an Aqueous Solution. *Nano. Lett.* **2014**, *14* (2), 847-852.

24. El Mel, A.-A.; Nakamura, R.; Bittencourt, C., The Kirkendall effect and nanoscience: hollow nanospheres and nanotubes. *Beilstein J. Nanotechnol.* **2015**, *6* (1), 1348-1361.

25. Liu, S.; Feng, J.; Bian, X.; Qian, Y.; Liu, J.; Xu, H., Nanoporous germanium as high-capacity lithium-ion battery anode. *Nano Energy* **2015**, *13*, 651-657.

26. Slater, J. C., Atomic radii in crystals. J. Chem. Phys. **1964**, 41 (10), 3199-3204.

27. Bugeat, J. P.; Ligeon, E., Lattice location and trapping of hydrogen implanted in FCC metals. *Phys. Lett. A* **1979**, *71* (1), 93-96.

28. Peisl, H., Lattice strains due to hydrogen in metals. In *Hydrogen in metals I*, Springer: 1978; pp 53-74.

29. Hao, F.; Fang, D., Reducing diffusion-induced stresses of electrode–collector bilayer in lithium-ion battery by pre-strain. *J. Power Sources* **2013**, *242*, 415-420.

30. Impellizzeri, G.; Mirabella, S.; Irrera, A.; Grimaldi, M.; Napolitani, E., Ga-implantation in Ge: Electrical activation and clustering. *J. Appl. Phys.* **2009**, *106* (1), 013518.

31. Lim, L. Y.; Liu, N.; Cui, Y.; Toney, M. F., Understanding phase transformation in crystalline Ge anodes for Li-ion batteries. *Chem. Mater.* **2014**, *26* (12), 3739-3746.

32. Kennedy, T.; Mullane, E.; Geaney, H.; Osiak, M.; O'Dwyer, C.; Ryan, K. M., Highperformance germanium nanowire-based lithium-ion battery anodes extending over 1000 cycles through in situ formation of a continuous porous network. *Nano. Lett.* **2014**, *14* (2), 716-723.

## **CHAPTER 5**

#### **Ec-LLS growth of Si Microwires with Different Liquid Metals**

#### A. Introduction

This chapter investigates the experimental conditions that allow ec-LLS growth of Si microwires from microdroplets of Ga-based alloys. Si microwire ec-LLS not only completes the picture of ec-LLS Group IV semiconductor wire growth, test the limiting factors for Si crystal growth process, but also has practical significance in next generation semiconductor device applications.

Si microwires have been demonstrated to be ideal materials for solar cells<sup>1</sup>, photoelectrochemical electrodes<sup>2</sup> and battery anodes<sup>3</sup>. For solar energy conversion applications, Si micro/nanowires demonstrate high light absorption efficiency, since it allows photon absorption along the height of the wires and carrier collection along the radial direction. Si microwires achieves higher open circuit potential comparing to Si nanowire solar cells, because the optimal radius to reduce saturation current which leads to voltage reduction, is of the order of the minority carrier diffusion length, which is always in the micrometer range.<sup>1</sup> Si micro/nanowires are ideal materials for Li-ion battery anodes due to their ability to accommodate volume expansion caused by lithiation. The microwire electrodes are more desired comparing to nanowire electrodes mainly because they suffer less capacity loss from Solid Electrolyte Interface (SEI) formation and achieve higher overall battery capacity.<sup>3</sup>

Ec-LLS growth of Si microwires illustrates the limitation in size, identity and nucleation mechanism for Si crystal growth by ec-LLS. Ec-LLS growth of Si wires relies on the heterogeneous nucleation mechanism, in which the growth species reaches supersaturation near the liquid metal/solid substrate interface and nucleates to from crystals. Accordingly, Si atoms must diffuse to the bottom of liquid metal droplet and attain a sufficient supersaturation to drive heterogeneous nucleation before homogenous nucleation elsewhere in the liquid metal takes place. At the same time, the liquid metal droplet should allow sufficient dissolution of Si within itself to provide the growth species for crystal growth.

Si microwire ec-LLS is limited by the solubility of Si in Ga at low temperatures. The solubility of Si in Ga is low ( $\sim 10^{-8}$  at.% Si in Ga at 29.8 °C), and lower than that of Ge ( $\sim 10^{-2}$  at.% Ge in Ga at 29.8 °C).<sup>4</sup> The low solubility possesses two potential problems. First, after being electrochemically reduced on the surface, Si could reach supersaturation rapidly at near-surface region in Ga for homogeneous nucleation before diffusing to the liquid droplet/solid substrate interface for heterogeneous nucleation.<sup>5</sup> Secondly, due to the low solubility, Si ec-LLS in Ga yields small crystal grains (< 500 nm).<sup>6-7</sup> The small grain sizes inhibit direct growth of single crystalline Si microwires and leads to less controlled microwire morphologies.

Experiments were done to explore the conditions for Si microwire ec-LLS from two different aspects. First, Si ec-LLS were carried out at different temperatures to study the temperature dependence of electrodeposition process. Secondly, different liquid metal droplets were used to study the dependence of Si microwire ec-LLS on liquid metal identities. By using scanning electron microscopy (SEM), energy dispersive X-ray spectroscopy (EDS) and powder X-ray diffraction (PXRD) techniques, the morphology, chemical composition and crystallinity of the as-deposited Si microwires were characterized.

Si microwires were grown *via* ec-LLS galvanostatically at 125 - 140 °C. Temperature dependence studies were performed between 100 - 140 °C, but inconsistent results appeared at elevated temperatures due to the volatility of the electrolyte. *e*GaIn were used as the liquid metal electrode to reduce Ga incorporation into Si microwires, but it did not seem to be effective. An effort to tune the solubility of Si in Ga based alloy were done using *e*GaAg alloys, but no difference in the deposits was observed from using these alloy droplets.

#### **B.** Methods

*Materials and Chemicals* Methanol ( $\geq$  99.8%, ACS grade, Fisher Chemical), acetone ( $\geq$  99.5%, ACS grade, Fisher Chemical), HF (49%, Transene Inc.), silicon(IV) chloride (99%, Alfa Aesar<sup>TM</sup>), In (99.99%, GalliumSource), Ag (99.99+ %, Sigma Aldrich) and Ga (99.99%, Rotometals), Platinum mesh and wire (99.9%, Sigma Aldrich), SU-8 2007 (Microchem Corp.), S1813<sup>TM</sup> (MICROPOSIT<sup>TM</sup>) were used as received. Solutions of propylene carbonate (PC) (99.5%, Acros Organics) containing tetrabutylammonium chloride (TBACl) (95%, Alfa Aesar) and tetrabutylammonium hexafluorophosphate (TBAPF<sub>6</sub>) ( $\geq$ 99.0%, for electrochemical analysis, Sigma-Aldrich) were dried for 2 days with molecular sieves (4A, 8-12 mesh, Sigma-Aldrich)

before use. Ferrocene (98%, Sigma-Aldrich) was recrystallized in heptane before use. Degenerately doped n<sup>+</sup>-Si wafer substrates (Crysteco, <100> As-doped, <0.007 ohm cm, 0.625  $\pm$  0.020 mm thick; MEMC, <111> As-doped, 0.003-0.004 ohm cm, 0.510-0.540 mm thick) were cleaned and then used for photolithography. *e*GaIn were prepared by adding 25 wt. % In into Ga. *e*GaAg were prepared by adding 0.9 wt. % Ag into Ga. The alloys were then heated to 150 °C for 30 minutes to reach homogeneity. Water with a resistivity > 18.2 MQ·cm (Barnsted Nanopure) was used throughout.

*Constructing a Teflon Electrodeposition Cell* The electrodeposition cell were made using Teflon (Rods Made from Teflon® PTFE), Aluminum plate, Chemical-Resistant PFA Compression Fitting (McMaster-Carr, Straight Adaptor for ¼' Tube OD x ¼' Male Pipe), Type 316 Stainless Steel Fully Threaded Stud and Zinc-Plated Steel Wing Nut (McMaster-Carr, 4-40 Thread Size). The Teflon were machined into two parts, cell body and cap, and assembled into an electrodeposition cell as shown in Figure 5.1a.

*Constructing*  $Ag/AgCl_2^-$  *Electrode* A Pyrex glass tube, Pt wire, Ag rod, sleeve stopper septum (bottom I.D. x O.D. 1.5 mm x 3.9 mm, Sigma Aldrich) and 0.2 M TBACl solution in PC were used to make Ag/AgCl\_2^- electrode. After careful sanding and washing of Ag rods in water, AgCl was coated on Ag rods galvanostatically in 0.1 M HCl using a current density of 0.4 mA/cm<sup>2</sup> for 30 min. A short piece of Pt wire (0.5 mm in diameter and 1 cm long) was weld to the closed end of a piece of Pyrex glass tube (4 mm in inner diameter). The imperfect seal of Pt with Pyrex glass accounts for the very low leak rate of the filling electrolyte, which permits the necessary electrolytic contact with the working solution. The Pyrex tube was then filled with 0.2 M TBACl solution in PC. The Ag/AgCl rod was dried, inserted and sealed using a septum from the other end of the Pyrex tube. The electrode was then left 48 hours to reach equilibrium.

*Calibrating Ag/AgCl*<sub>2</sub> *Electrode* The potential of Ag/AgCl<sub>2</sub> electrode in PC was calibrated using cyclic voltammetry against Ferrocenium/Ferrocene (Fc<sup>+</sup>/Fc) redox couple. A standard three-electrode set-up was used, with a Pt working electrode (2 mm diameter, CH Instruments, Inc), Pt mesh counter electrode and Ag/AgCl<sub>2</sub> reference electrode. 10 mM Ferrocene dissolved in PC with 0.2 M TBAPF<sub>6</sub> were used as the electrolyte. All cyclic voltammetry experiments were carried out with a Metrohm Autolab PGSTAT302N potentiostat with 50 mV/s scan rate in a glass cell.



**Figure 5.1.** (a) Schematic illustration of the three-electrode Teflon cell used for Si ec-LLS. (b) Photoresist pattern coated Si substrate. (c) Pattern coated Si substrate filled with liquid metals. (d) Ec-LLS grown Si wires on patterned Si substrate.
Preparation of Patterned Si Substrate Hole arrays with 6 µm diameter, 6 µm pitch size and 2 µm thickness were patterned on all substrates using standard photolithographic procedures. Substrates (typically 10 x 10 mm and 0.6 mm thick) were degreased by sonicating for five minutes each in acetone, methanol, and water, then dried under a  $N_2(g)$  stream. For Si wafers, the native oxide was removed by etching in 5% HF for 60 s, rinsing vigorously with water, and drying under  $N_2(g)$ , immediately prior to fabrication. A negative tone photoresist (SU-8 2025, Microchem Corp.) was then diluted from 68.6 % to 52.5 % total dissolved solids in cyclopentanone and stirred while covered for 60 minutes. The diluted SU-8 photoresist was spin-coated over the substrate and allowed to rest for two minutes at room temperature prior to soft baking on a hotplate at 95 °C for 3 minutes. The SU-8 coated substrate was placed on a vacuum chuck where the edge bead was manually removed with a razor blade by scraping ~1 mm inward along each edge. UV light exposure (OAI) for 11 s (Si) at 26 W/cm<sup>2</sup> through a custom-made contact photomask (Fineline Imaging, Colorado Springs, CO) was used to transfer the hole array patterns to the photoresist layer. Substrates were subject to a post exposure bake at 95 °C for 5 minutes on a hot plate. Development for 5 minutes under agitation with SU-8 developer (Microchem, Corp.) removed the unexposed regions of the photoresist. After development, the substrate was rinsed vigorously with 2-propanol, dried under N<sub>2</sub>(g) and then annealed in air at 135 °C for 20 minutes to fully cross-link the SU-8 polymer. Substrates were then treated with an oxygen plasma at 20 sccm  $O_2(g)$  and 400 W (PE-50, Plasma Etch Inc.) for 3 minutes to remove un-crosslinked SU-8 from the surface of the photoresist.

*Si ec-LLS* To fill the patterned microwells on the Si substrate with Ga based liquid metals, samples were fixed on a home-made vacuum chuck while ~1 mL of the heated liquid metal was dispensed on the surface of the hole array pattern. A lint-free towel (Kimtech W4, Fisher) was used to compress the liquid metal against the substrate and force it to wet the interior of each hole. The towel was continually rubbed across the template in all directions until all holes were filled. Excess liquid metal on the surface of SU-8 and S1813 coated Si substrates was removed by using methanol and water soaked lint-free towels respectively. All Si ec-LLS experiments were performed with a Metrohm Autolab PGSTAT302N potentiostat in the custom-built Teflon cell (Figure 5.1a). The hole at the cell bottom was center aligned with a Viton O-ring (size # 006) and press-fit on top of a liquid metal coated Si wafer section to make the seal. Experiments were performed with a three-electrode configuration, using a Pt mesh as the counter electrode and a

Ag/AgCl<sub>2</sub><sup>-</sup> reference electrode. The cell was transferred into a N<sub>2</sub>-purged dry glove box, loaded with 10-20 mL of electrolyte (0.5 M SiCl<sub>4</sub>, 0.2 M TBACl in PC) then heated to temperature. The cell was capped to prevent electrolyte evaporation. The cell temperature was established with a sand bath and monitored with a digital thermocouple. After each experiment, the cell was taken out of the sand bath immediately to cool radiatively. Upon cooling to room temperature, the Si wafer sections were removed from the cell, rinsed with water 3 times, and dried under flowing N<sub>2</sub>(g).

## C. Results

Figure 5.2 shows the cyclic voltammograms of Fc<sup>+</sup>/Fc redox couple ( $E_{Fc+/Fc}^o = 0.400 \text{ V} vs. \text{ NHE}$ ) in PC with TBAPF<sub>6</sub> as the supporting electrolyte.<sup>8</sup> Based on the positions of anodic ( $E_{pa} = 0.943 \text{ V}$ ) and cathodic ( $E_{pc} = 0.867 \text{ V}$ ) peaks, the formal potential of Fc<sup>+</sup>/Fc redox couple is calculated using equation:

$$E_{Fc+/Fc}^{O'} = \frac{E_{pc} + E_{pa}}{2} = 0.90 \text{ V } vs \text{ Ag/AgCl}_2^2$$
$$E_{Fc+/Fc}^{O'} \approx E_{Fc+/Fc}^O = 0.40 \text{ V } vs. \text{ NHE}$$
$$E_{Ag/AgCl}^{O'} = -0.5 \text{ V } vs. \text{ NHE}$$

Since,

The first four cycles of anodic and cathodic scans overlap well with each other, indicating good stability of the  $Ag/AgCl_2^-$  reference electrode in PC.

Figure 5.3a shows the photoresist pattern on Si substrate. The sizes of the SU-8 patterns were measured to be  $5.9 \pm 0.4 \,\mu$ m, close to the nominal size of the photomasks. Ga were physically forced into the holes on the SU-8 patterns, with the excess droplets removed from the surface of the photoresist, leaving discrete Ga microdroplets as shown in Figure 5.3b. The Ga microdroplets appeared to be hemispherical as a result of surface tension and being in liquid phase.

Si microwires were grown between 120 - 140 °C galvanostatically *via* ec-LLS. Figure 5.4 shows the ec-LLS grown Si from Ga microdroplets produced at four different temperatures. At around 110 °C (Figure 5.4a), a mixture of Si nanocrystals and Ga were formed. The Si nanocrystals resembles the ec-LLS grown Si from a bulk Ga metal, which indicates a homogenous nucleation mechanism.<sup>6</sup> At 120 – 130 °C, microwire shaped Si deposits were formed. The caps of the wires contain Si nanocrystals similar to the Si deposit in Figure 5.4a. The bodies of the microwires did not show a smooth surface or indicate formation of faceted crystals (Figure 5.4b, c). At around



**Figure 5.2.** Cyclic voltammogram of Ferrocene on Pt electrode in 0.2 M TBAPF<sub>6</sub> dissolved PC at scan rate of 50 mV/s.



**Figure 5.3.** (a) SU-8 pattern of 6  $\mu$ m hole size, 6  $\mu$ m pitch size and 2  $\mu$ m thickness. (b) SU-8 pattern filled with Ga microdroplets.



**Figure 5.4.** Ec-LLS grown Si microwires from Ga microdroplets at nominally (a) 110 °C (b) 120 °C (c) 130 °C and (d) 140 °C.

140 °C, Si microwires with a clear cap and body morphology were formed. The caps of the wires are spherical domes, implying a tip growth mechanism.<sup>9</sup> The body of the microwires are constituted by Si nanocrystals ordered in a layered fashion.

The chemical composition of Si microwires grown around 140 °C was examined to be Si with Ga impurities by EDS. Figure 5.5 demonstrates the EDS analysis of a single Si microwire using a scanning electron microscope. The EDS elemental map in Figure 5.5b and 5.5c shows the both the body and the cap are composed of Si and Ga. Si and Ga were distributed homogenously throughout the wire. Figure 5.5d shows the EDS spectrum of the body of the microwire. The peaks at 1.74 keV and 1.12 keV were attributed to the K $\beta$  line of Si and L $\beta$  line of Ga respectively, which indicates the wires are Si with Ga impurities.

Figure 5.6 shows a powder X-ray diffraction pattern of the Si microwires grown *via* ec-LLS at  $140 \pm 2$  °C. The 2 $\theta$  peaks around 28.4, 47.3 and 56.1 were indexed to be the diffraction peaks for Si (111), (220) and (311) planes.<sup>10</sup> The occurrence of three diffraction peaks indicates the Si microwires were polycrystalline. The low intensity was due to the small amount of Si microwires on the substrate. The background signal is from the glass slide substrate placed underneath the Si microwire sample being analyzed.

The use of Ga alloys, such as *e*GaIn and *e*GaAg, did not change the morphology of ec-LLS grown Si microwires. Ge microwires grown from *e*GaIn *via* ec-LLS showed less tapering comparing to wires grown from pure Ga.<sup>11</sup> However, Si microwires grown from *e*GaIn did not show any difference in morphology comparing to wires grown from pure Ga microdroplets as shown in Figure 5.7a. EDS mapping showed detectable Ga in the body of *e*GaIn grown Si microwires (Figure 5.7c). *e*GaAg was used to increase the solubility of Si in Ga, since Ag metal has high solubility of Ga in itself (11 at.% at 845 °C).<sup>12</sup> Figure 5.7b shows the Si microwire grown from *e*GaAg *via* ec-LLS at around 109 °C. The morphology of the Si microwire did not improve comparing to Si wires shown in Figure 5.4b, c as a result of increased Si solubility. The cap of the wire contains Si nanocrystals and the body of the wire shows a rough and non-faceted surface.

## **D.** Discussion

Unlike in water where the solubility of AgCl is very low  $(1.3 \times 10^{-5} \text{ M} \text{ at room temperature})$ , Ag<sup>+</sup> interacts strongly with Cl<sup>-</sup> in aprotic solvents to form AgCl<sub>2</sub><sup>-</sup> or higher complexes.<sup>13</sup> A convenient way to determine the formal potential of the Ag/AgCl<sub>2</sub><sup>-</sup> electrode is through direct



**Figure 5.5.** (a) Scanning electron micrograph of a Si microwire grown by ec-LLS. (b, c) Energy dispersive X-ray spectroscopic elemental map of a Si microwire. (d) Energy dispersive X-ray spectrum of the body of a Si microwire.



Figure 5.6. Powder X-ray diffractogram of a Si microwire coated n<sup>+</sup>-Si(100) substrate.



**Figure 5.7.** Scanning electron micrographs of Si microwires grown using (a) *e*GaIn (b) *e*GaAg microdroplets as the liquid metal electrodes at 108-110 °C. (c, d) Energy dispersive X-ray spectroscopic elemental map of the Si microwire in (a).

measurement using an internal reference, such as Fc<sup>+</sup>/Fc redox couple. The formal potential  $(E_{Ag/AgCl}^{O'})$  was measured to be -0.5 V (*vs.* NHE), and was stable between different experiments. A stable and well-defined reference electrode allows the electrodeposition to be carried out *via* both potentiostatic and galvanostatic methods accurately.

The temperature dependence study demonstrates the practical limitation of Si microwire ec-LLS process. Heterogeneous nucleation and crystal growth from Ga nanoparticles take place at around 100 °C to produce Si nanowires.<sup>7</sup> However, when the size of the Ga droplets increase to micrometer range, homogenous nucleation dominates the crystal growth as shown in Figure 5.4a. The difference in the nucleation mode is a result of the size difference of the droplets. The micron size droplets create larger concentration gradients of Si between the near-surface of Ga droplets and liquid metal/substrate interface. The large Si concentration gradient allows the Si to nucleate at the near-surface region before the Si concentration at liquid metal/substrate interface is high enough for nucleation, even though homogenous nucleation requires higher supersaturation level comparing to heterogeneous nucleation.<sup>14</sup> When the depositions are carried out at higher temperatures, the diffusivity of growth species in liquid metal will increase according to following equation:<sup>15</sup>

$$D \propto \exp(-C \frac{T_B^m}{T})$$

C is a constant and  $T_B^m$  is the melting point of the liquid metal. The diffusivity (*D*) increases with increased reaction temperature (*T*), and the concentration of growth species will be more uniform (i.e. smaller gradient) within the liquid metal. As the crystal growth temperature is raised above a critical point, where the heterogeneous nucleation prevails over homogenous nucleation, crystal growth at liquid metal-solid substrate interface will push the liquid metal droplet up to facilitate a wire growth. As shown in Figure 5.4b, c and d, wire growth were observed when the reaction temperature is above 120 °C. The surface of the Si microwires are not as smooth as ec-LLS grown Ge microwires. It could be due to the fact that Si has lower solubility in Ga comparing to Ge, so with the same amount of growth species introduced into the droplet, it reaches a higher supersaturation level which results in smaller crystallites.<sup>14</sup> The height of different layered grains in the Si microwire in Figure 5.4d is around 500 nm which is comparable to the size of Si crystals produced by the homogenous nucleation mechanism.<sup>6</sup> Even though Si microwires were produced *via* ec-LLS at 140 °C, the process lacks reproducibility due to volatility of the reaction electrolyte. We can calculate vapor pressure of the mixture system (p) using the Clausius Clapeyron equation:

$$\ln p = -\frac{\Delta H_v}{RT} + B$$

The  $\Delta H_{\nu}$  is the latent heat of vaporization for the mixture system calculated by adding the  $\Delta H_{\nu}$  for either component weighted by their mole fraction.<sup>16-17</sup> The mole fraction of 0.5 M SiCl<sub>4</sub> in PC is 4.3% SiCl<sub>4</sub> and 95.7% PC. Since the contribution of vapor pressure from SiCl<sub>4</sub> is four orders of magnitude higher than that of PC ( $p_{SiCl_4}^o = 31.3$  kPa,  $p_{PC}^o = 0.003$  kPa at 25 °C), we could assume the vapor pressure of the mixture system (*p*) equals to the partial pressure of SiCl<sub>4</sub> ( $p_{SiCl_4}$ ). The partial pressure of SiCl<sub>4</sub> calculated by Raoult's law is used as a reference point to generate B = 29.49.<sup>17</sup> T<sub>b</sub> is calculated to be 100.5 °C as when *p* equals to one atmospherically pressure.

When the experiments are carried out at 140 °C, which is above the electrolyte's boiling point ( $T_b$ ), the electrochemical reduction interface is frequently agitated by bubble formation in an unpressurized system, which leads to irreproducibility of electrodeposition results.

The EDS and XRD data collectively prove that the microwires are crystalline Si. EDS mapping and spectrum in Figure 5.5 prove that the microwires are Si with Ga impurities. The level of Ga content is similar to ec-LLS grown Si crystals from Ga.<sup>6-7</sup> Powder X-ray diffraction data confirms the crystallinity of as-prepared Si microwires. The Si microwires were grown on single crystalline n<sup>+</sup>-Si(100) substrate, which does not show diffraction peaks besides Si (200). Therefore, the three other diffraction peaks in Figure 5.6 can be attributed to ec-LLS grown Si microwires.

To eliminate Ga from ec-LLS grown Si microwires, *e*GaIn was used as the liquid metal electrode instead of pure Ga. When used as the solvent for crystal growth, In incorporates less into crystals being grown.<sup>11</sup> At the same time, In enriches on the surface of *e*GaIn alloy.<sup>18</sup> Therefore, when *e*GaIn is used as the liquid metal electrode for Si ec-LLS, the In on liquid metal surface could preclude Ga from incorporating into the Si crystal. However, Figure 5.7c shows that Ga still incorporates into the body of Si microwires when *e*GaIn is used as the liquid metal electrode, and In was not detected in the Si microwire being grown. It is speculated that In was etched rapidly in the acidic SiCl<sub>4</sub> electrolyte, so it did not serve to preclude Ga incorporation.

Since the solubility of Si in Ga was one limiting factor for the growth of Si microwires at lower temperatures, Ag was introduced into the liquid metal to increase Si solubility. According to the Ag-Ga phase diagrams, Ag has very limited solubility in Ga in the Ga rich region.<sup>19-20</sup> Experimentally, 0.9 wt.% of Ag was dissolved in Ga at ~100 °C and used as the liquid metal for Si crystal growth. However, Ag did not improve the Si ec-LLS process as can be observed from the results. First, Si nanocrystals are observed on the cap of Si microwire (Figure 5.7b) indicating high supersaturation and low Si solubility. Second, the body of Si microwire is not faceted, so large Si grains are not observed. It is speculated that *e*GaAg undergoes phase segregation and does not serve as a crystal growth solvent during the deposition process, because *e*GaAg is a metastable phase and will decompose to form Ga-Ag intermetallic when another species (i.e. Si) is introduced.

### **E.** Conclusions

Crystalline Si microwires were produced *via* ec-LLS at > 120 °C. The Si microwires showed Ga incorporation and polycrystallinity. Designing a pressurized reaction cells will improve the reproducibility of the reaction and allow the experiments to be carried out at higher temperatures. Exploring Ga-free liquid metal electrodes that has higher Si solubility will allow growth of larger grain Si crystals without Ga impurities.

# F. References

1. Gharghi, M.; Fathi, E.; Kante, B.; Sivoththaman, S.; Zhang, X., Heterojunction silicon microwire solar cells. *Nano Lett.* **2012**, *12* (12), 6278-6282.

2. Warren, E. L.; Atwater, H. A.; Lewis, N. S., Silicon microwire arrays for solar energyconversion applications. *J. Phys. Chem. C* **2013**, *118* (2), 747-759.

3. Quiroga-González, E.; Carstensen, J.; Föll, H., Good cycling performance of high-density arrays of Si microwires as anodes for Li ion batteries. *Electrochim. Acta* **2013**, *101*, 93-98.

4. Keck, P. H.; Broder, J., The solubility of silicon and germanium in gallium and indium. *Phys. Rev.* **1953**, *90* (4), 521-522.

5. Carim, A. I.; Collins, S. M.; Foley, J. M.; Maldonado, S., Benchtop electrochemical liquid– liquid–solid growth of nanostructured crystalline germanium. *J. Am. Chem. Soc.* **2011**, *133* (34), 13292-13295.

6. Gu, J.; Fahrenkrug, E.; Maldonado, S., Direct electrodeposition of crystalline silicon at low temperatures. *J. Am. Chem. Soc.* **2013**, *135* (5), 1684-1687.

7. Ma, L.; Lee, S.; DeMuth, J.; Maldonado, S., Direct electrochemical deposition of crystalline silicon nanowires at T $\ge$  60° C. *RSC Advances* **2016**, *6* (82), 78818-78825.

8. Koepp, H.; Wendt, H.; Strehlow, H., Comparison of the Potential Series in Different Solvents. *Z. Elektrochem* **1960**, *64*, 483-491.

9. Kolasinski, K. W., Catalytic growth of nanowires: vapor–liquid–solid, vapor–solid–solid, solution–liquid–solid and solid–liquid–solid growth. *Current Opinion in Solid State and Materials Science* **2006**, *10* (3), 182-191.

10. Swanson, H. E.; Morris, M.; Stinchfield, R. P.; Evans, E. H. *Standard X-ray diffraction powder patterns*; National Bureau of Standards, Washington, DC: 1962.

11. Fahrenkrug, E.; Biehl, J.; Maldonado, S., Electrochemical Liquid–Liquid–Solid Crystal Growth of Germanium Microwires on Hard and Soft Conductive Substrates at Low Temperature in Aqueous Solution. *Chem. Mater.* **2015**, *27* (9), 3389-3396.

12. Olesinski, R.; Gokhale, A.; Abbaschian, G., The Ag-Si (silver-silicon) system. *Bull. Alloy Phase Diagr.* **1989**, *10* (6), 635-640.

13. Butler, J. N., Solubility and complex formation equilibria of silver chloride in propylene carbonate. *Anal. Chem.* **1967**, *39* (14), 1799-1804.

14. Markov, I. V., *Crystal growth for beginners: fundamentals of nucleation, crystal growth and epitaxy.* World scientific: 2003.

15. Su, X.; Yang, S.; Wang, J.; Tang, N.-Y.; Yin, F.; Li, Z.; Zhao, M., A new equation for temperature dependent solute impurity diffusivity in liquid metals. *J. Phase Equilib. Diffus.* **2010**, *31* (4), 333-340.

16. Nasirzadeh, K.; Neueder, R.; Kunz, W., Vapor pressures of propylene carbonate and N, N-dimethylacetamide. *J. Chem. Eng. Data* **2005**, *50* (1), 26-28.

17. Kearby, K., The Vapor Pressure of Silicon Tetrachloride. *J. Am. Chem. Soc.* **1936**, *58* (2), 374-375.

18. Tostmann, H.; DiMasi, E.; Shpyrko, O. G.; Pershan, P. S.; Ocko, B. M.; Deutsch, M., II. Surface and interfacial phenomena: Surface phases in binary liquid metal alloys: An X-ray study. *Berichte der Bunsengesellschaft für physikalische Chemie* **1998**, *102* (9), 1136-1141.

19. Okamoto, H., Ag-Ga (silver-gallium). J. Phase Equilib. **1992**, 13 (3), 324-325.

20. Zhang, Y.; Li, J.-B.; Liang, J.; Liu, Q.; Xiao, Y.; Zhang, Q.; Rao, G.; Li, C., Thermodynamic assessment of the Ag–Ga system. *Calphad* **2006**, *30* (3), 316-322.

### **CHAPTER 6**

#### **Future Work and Conclusions**

#### A. Future Work

#### *i.* Doping mechanism of ec-LLS semiconductor growth

The doping level of ec-LLS grown semiconductor is higher than the solid solubility limits in the host material. For instance, the Ga concentration in Ge microwires is > 10.0 at.% (~  $3 \times 10^{21}$  cm<sup>-3</sup>), even though its maximum solid solubility is  $4.9 \times 10^{20}$  cm<sup>-3</sup> at T = 670 °C.<sup>1</sup> On the other hand, when the resistivity of Ga grown Ge microwires were measured using current-voltage response, the dopant concentration was derived to be ~  $1 \times 10^{18}$  cm<sup>-3</sup>.<sup>2</sup> The discrepancy (three orders of magnitude) leads to the hypothesis that most of the Ga are inactive and reside in the interstitial site of Ge, and a small fraction of the Ga (~ 0.1%) are substitutional in the Ge crystal lattice contributing to its conductivity.

In order to test the aforementioned hypothesis, three sets of data need to be collected. First of all, the concentration of Ga in Ge needs to be measured quantitatively. Secondly, the charge carrier density in ec-LLS grown Ge needs to be determined. Thirdly, the effect of the large amount (~ 99.9%) of inactive Ga on Ge conductivity needs to be determined.

Ga impurities were first observed in ec-LLS grown Ge microwires by energy dispersive X-ray spectroscopy (EDS). The EDS spectrum is shown in Figure 6.1 which indicates Ga incorporation in Ge crystals. To gain more quantitative information on the Ga concentration in Ge, atom probe tomography (APT) was used to analyze a segment of Ge microwire grown from *e*GaIn microdroplet on a Si substrate. Figure 6.2 shows the tomographic distribution and concentration of different chemical compositions in ec-LLS grown Ge. The data suggests that there is  $11.8 \pm 0.7$  at.% of Ga in Ge. As for the next step, Rutherford back scatter/channeling (RBS) and proton-induced X-ray emission data should be collected to determine substitutional fraction of Ga in the Ge lattice.<sup>3</sup> Carrier concentration in Ge could be determined by Hall effect measurement. Hall measurement of Ge nano/microwires can be carried out using a geometry described by Storm et al.<sup>4</sup>



Figure 6.1. Energy dispersive X-ray spectrum of ec-LLS grown Ge using EGaIn as the liquid metal microelectrode.



**Figure 6.2.** (a) Atom probe tomography analysis of the distribution of Ge, Ga and In in a slice of Ge crystal. (b) Line profile of atomic concentration of Ge, Ga and In in the slice of Ge crystal.

The substitutional Ga concentration measured from RBS and carrier concentration obtained from Hall measurement should be compared to determine the effect of inactive dopant (interstitial Ga) on Ge resistivity. Inactive dopant could give rise to negligible or non-negligible carrier scattering with respect to the ionized impurity scattering.<sup>5</sup> If Ga concentration measured with RBS correlates well with Hall measurement results, we can assume the effect of inactive Ga on resistivity is negligible. Otherwise, the scattering effect of Ga needs to be studied carefully.

#### *ii.* Electrochemical liquid-phase-epitaxy (ec-LPE) growth of Si thin films

Ec-LLS takes many forms, such as wire growth,<sup>2, 6-8</sup> bulk crystal growth<sup>9-10</sup> and thin film growth. Si thin films are used as both the substrate and absorber layer in solar cells,<sup>11</sup> and the active device layer in thin film transistors.<sup>12</sup> We hypothesize that by using a thin liquid Ga film, Si thin films can be produced via electrochemical liquid-phase-epitaxy (ec-LPE) using SiCl<sub>4</sub> electrolyte at around 100 °C.

First, an ec-LPE cell that allows the formation of Ga liquid metal thin film, as well as electrolyte transport to liquid metal surface for Si ec-LLS needs to be built. Secondly, experimental conditions allowing Si diffusion to the liquid metal/substrate interface and heterogeneous nucleation of Si on the substrate will be studied. Thirdly, the crystallinity, orientation, interface junction and electronic properties of the Si film needs to be determined.

To prepare the Ga thin film, fresh Ga (l) was dispensed on the channel created by SU-8 photoresist pattern on Si substrate. The Ga was spread out physically using a lint-free towel (Kimtech W4, Fisher) to cover the entire patterned channel. Since Ga forms oxide in air instantaneously<sup>13</sup>, and gallium oxide could be a dielectric layer that impedes charge transfer, the gallium oxide formed between the liquid metal pool and Si substrate was also cleaned by 'wiping' with a lint-free towel.

A porous membrane (silicon carbide (SiC), Liqtech) was pressed on Ga to create a liquid thin film. The thickness of Ga film was defined by the height of photoresist pattern on the Si substrate. The small pore sizes ( $< 5 \mu$ m) on the front side of the membrane (Figure 6.4b) prevented Ga from diffusing through even under pressure, but allowed SiCl<sub>4</sub> electrolyte to transport to Ga surface to be electrochemically reduced. The SiC membranes were infiltrated with a hydrophobic material except for the area in the middle to confine the flow of the electrolyte (Figure 6.4a). The membrane with the hydrophobic material was pressed against a glass slide during curing (150 °C,



**Figure 6.3.** Schematic drawing of the Si ec-LPE process. Ga is compressed by Si substrate at the bottom, and a porous membrane that is permeable to electrolyte flow but resists infusion by the liquid metal at the top.



**Figure 6.4.** (a) Optical photograph of a hydrophobic material infiltrated SiC membrane. (b) Scanning electron micrograph of the front side of SiC membrane. (light color part in (a)). (c) Scanning electron micrograph of hydrophobic material on SiC surface.

10 minutes), so a flat hydrophobic layer of  $4 \sim 6 \,\mu\text{m}$  thick above SiC surface was formed (Figure 6.4c).

The ec-LPE cell was transferred into a N<sub>2</sub>-purged dry glove box after assembly. The electrolyte cell was filled with ~15 ml of electrolyte, capped with a Teflon piece with counter and reference electrodes affixed. Ag/AgCl<sub>2</sub><sup>-</sup> electrode in PC was used as the reference electrode, and was calibrated against  $Fc^+/Fc$  redox couple before use. The bottom plate of the cell was heated to reaction temperature and a reduction bias was applied to the bottom plate from a potentiostat.

Cyclic voltammetry was carried out to determine the potential for SiCl<sub>4</sub> reduction on Ga thin film electrode (Figure 6.5a). The reduction peaks between  $-1.3 \sim -1.5$  V vs Ag/AgCl<sub>2</sub><sup>-</sup> is speculated to be reduction of Ga<sub>2</sub>O<sub>3</sub> since the magnitude decreased more than 80% between the 1<sup>st</sup> and 2<sup>nd</sup> cycle. SiCl<sub>4</sub> reduction shows an onset around -1.6 V vs Ag/AgCl<sub>2</sub><sup>-</sup> in PC. Potentiostatic experiment (Figure 6.5b) at -1.8 V vs Ag/AgCl<sub>2</sub><sup>-</sup> was carried out to deposit a Si thin film on n<sup>+</sup>-Si(100) substrate as shown in Figure 6.6a. Future experiments to study the effect of different deposition temperatures on deposit quality will be carried out. The correlation between film thickness and electrodeposition parameters (e.g. potential, time) should be studied to derive the crystal growth rate of Si ec-LPE process.

The crystallinity of the ec-LPE grown Si thin film was characterized by powder X-ray diffraction, but it did not show any difference comparing to the diffraction pattern of Si(100) substrate on which Si thin film was grown (Figure 6.6b). Grazing angle incidence X-ray diffraction needs to be carried out in the future, since it allows a clean diffraction pattern from the surface to be obtained. Scanning electron microscopy and transmission electron microscopy of the cross section of the ec-LPE grown Si film on Si substrate should be performed. SEM images could be used to characterize the general morphology of the film grown, and TEM can further characterize the crystallinity, junction structure of the as-prepared films. AFM should also be performed on the film to measure the film thickness and roughness with single nanometer resolution. Since the ec-LPE grown Si might have Ga impurities, which serves as a p-type dopant, and the film is grown on n<sup>+</sup>-type Si substrate, it should form a p-n<sup>+</sup> junction or p<sup>+</sup>-n<sup>+</sup> tunneling junction. Current-voltage measurement should be carried out on the as-grown Si film and n<sup>+</sup>-Si substrate.

### *iii.* Application of ec-LLS grown Si in Li-ion batteries

Si has the highest specific capacity (4200 mAh g<sup>-1</sup>) out of all Li-ion battery alloy anodes.<sup>14</sup> Ec-LLS grown Si wires are ideal materials for Li-ion battery anodes due to the high specific



**Figure 6.5.** (a) Cyclic voltammogram of SiCl<sub>4</sub> on Ga thin film electrode at 110 °C. (b) Current response of SiCl<sub>4</sub> reduction at -1.8 V vs Ag/AgCl<sub>2</sub><sup>-</sup> in PC at 110 °C for 1 hour.



**Figure 6.6.** (a) Ec-LPE grown Si thin film on a  $n^+$ -Si(100) substrate. (b) X-ray diffractogram of ec-LPE grown Si thin film and Si(100) substrate.

capacity of Si, the wire morphology and Ga impurities.<sup>15</sup> However, clean Si wire ec-LLS from Ga droplets on a current collector (e.g. Cu, Stainless steel) is difficult, because it occurs at similar potentials comparing to amorphous Si deposition on the current collectors. The proposed solution here is to grow Si nanowire branches on ec-LLS grown Ge microwires, since Si grows on Ga selectively comparing to on Ge, and Ge microwires have been shown to grow on Cu substrates. The fabricated heterostructure could also take advantage of the large specific capacity of Si nanowires and high rate capability of Ge microwires to make hybrid and tunable Li-ion battery anodes.

First of all, a tandem ec-LLS growth needs to be carried out to grow the Ge microwires on Cu followed by Si nanowire ec-LLS on Ge microwires. Secondly, the morphology and chemical composition of the heterostructure needs to be characterized. Thirdly, the electrochemical properties of the as-prepared structure need to be tested in battery cells. The density and size of the Si nanowires need to be optimized to obtain maximized specific capacity and rate capability out of the Si/Ge anode.

A Cu substrate was patterned with SU-8 photoresist with 10  $\mu$ m hole size, 10  $\mu$ m pitch size and 2  $\mu$ m thickness. *e*GaIn (1) were physicals forced into the pattern to form discrete liquid metal microdroplets. Ge ec-LLS were carried out on *e*GaIn microdroplets at 80 °C to form Ge microwires. The Ge microwire coated Cu substrates were cleaned, dried and immersed into SiCl<sub>4</sub> electrolyte for Si ec-LLS. Si nanowires were grown from the residual *e*GaIn nanodroplets on Ge microwire surface at 100 °C.

Scanning electron microscopy was used to characterize the morphology of the Si nanowire/Ge microwire heterostructure (Figure 6.7a). Energy dispersive X-ray spectroscopic mapping of the ec-LLS grown heterostructure showed the stem of the microwires was clearly Ge and the small branches were Si (Figure 6.7b, c).

The Cu foil coated with Si/Ge heterostructures were assembled into a button cell with a Li counter electrode to test their electrochemical performances. The capacity of the anode decayed > 30% from the 1<sup>st</sup> to the 2<sup>nd</sup> cycle and the overall capacity is lower than Ge microwire anodes (Figure 6.8).<sup>15</sup> Further studies on the failure mechanism of Si/Ge heterostructure should be carried out. The density, length and diameter of the Si nanowires could also be varied to test the effect on battery capacity and rate capability.



**Figure 6.7.** (a) Scanning electron micrograph of Si nanowire branched Ge microwire. Inset: schematic of the designed heterostructure. (b, c) Energy dispersive X-ray spectroscopic mapping of the ec-LLS grown heterostructure in (a).



Figure 6.8. Galvanostatic discharge/charge curves of the Si/Ge heterostructure anode at 0.1 C rate.

#### **B.** Conclusions

This thesis has two major accomplishments in the field of solution crystal growth. First of all, it advanced the scope of the electrochemical liquid-liquid-solid process to Si and Ge nano/microcrystals with precise morphology control. Secondly, it has proven ec-LLS to be a method that produces high-performance anode materials for Li-ion batteries.

Ec-LLS, as an electrochemical solution growth method is one of the few that produces crystalline semiconductor materials at or below 100 °C. The ability to produce ec-LLS grown crystals of different useful morphologies is key to making this method relevant to various technologies. In this thesis, ec-LLS has been advanced to produce Ge/Si nanowires and microwires, in addition to Ge/Si bulk crystal growth developed in the past.<sup>9-10</sup> The prepared materials have shown controlled morphology and crystallinity using different forms of liquid metal, growth conditions and precursors.

To date, all crystals grown by ec-LLS exhibit measurable levels of residual metal. In this thesis, we have demonstrated ec-LLS grown microwires to be a Li-ion battery anode that has high specific capacity and long cycle lives. The high-performance is due both to the microwire morphology and Ga impurity incorporation. Therefore, impurity in ec-LLS grown crystal impede their use in devices using their semiconducting properties, but improves their performance in devices using their alloying properties.

Future directions should aim at understanding the impurity incorporation mechanism and precisely control the doping level in ec-LLS grown semiconductors. Only in this way, can ec-LLS grown materials be used in a wider range of semiconductor devices and making a greater impact to the materials science academy.

# C. References

1. Fistul, V. I., *Impurities in semiconductors: solubility, migration and interactions.* CRC Press: 2004.

2. Fahrenkrug, E.; Biehl, J.; Maldonado, S., Electrochemical Liquid–Liquid–Solid Crystal Growth of Germanium Microwires on Hard and Soft Conductive Substrates at Low Temperature in Aqueous Solution. *Chem. Mater.* **2015**, *27* (9), 3389-3396.

3. Kringhoj, P. In *Lattice Location of Impurities in Semiconductors: A RBS/Channeling and Proton-Induced X-Ray Emission Study*, Australian Conference on Nuclear Techniques of Analysis, 1993; p 72.

4. Storm, K.; Halvardsson, F.; Heurlin, M.; Lindgren, D.; Gustafsson, A.; Wu, P. M.; Monemar, B.; Samuelson, L., Spatially resolved Hall effect measurement in a single semiconductor nanowire. *Nat. Nanotechnol.* **2012**, *7* (11), 718-722.

5. Nobili, D.; Armigliato, A.; Finnetti, M.; Solmi, S., Precipitation as the phenomenon responsible for the electrically inactive phosphorus in silicon. *J. Appl. Phys.* **1982**, *53* (3), 1484-1491.

6. Fahrenkrug, E.; Gu, J.; Jeon, S.; Veneman, P. A.; Goldman, R. S.; Maldonado, S., Room-temperature epitaxial electrodeposition of single-crystalline germanium nanowires at the wafer scale from an aqueous solution. *Nano Lett.* **2014**, *14* (2), 847-852.

7. Ma, L.; Gu, J.; Fahrenkrug, E.; Maldonado, S., Electrochemical Liquid-Liquid-Solid Deposition of Crystalline Ge Nanowires as a Function of Ga Nanodroplet Size. *J. Electrochem. Soc.* **2014**, *161* (7), D3044-D3050.

8. Ma, L.; Lee, S.; DeMuth, J.; Maldonado, S., Direct electrochemical deposition of crystalline silicon nanowires at T $\geq$  60° C. *RSC Advances* **2016**, *6* (82), 78818-78825.

9. Gu, J.; Fahrenkrug, E.; Maldonado, S., Direct electrodeposition of crystalline silicon at low temperatures. *J. Am. Chem. Soc.* **2013**, *135* (5), 1684-1687.

10. Carim, A. I.; Collins, S. M.; Foley, J. M.; Maldonado, S., Benchtop electrochemical liquid– liquid–solid growth of nanostructured crystalline germanium. *J. Am. Chem. Soc.* **2011**, *133* (34), 13292-13295.

11. Müller, J.; Rech, B.; Springer, J.; Vanecek, M., TCO and light trapping in silicon thin film solar cells. *Solar energy* **2004**, *77* (6), 917-930.

12. Powell, M.; Van Berkel, C.; Hughes, J., Time and temperature dependence of instability mechanisms in amorphous silicon thin-film transistors. *Appl. Phys. Lett.* **1989**, *54* (14), 1323-1325.

13. Regan, M.; Tostmann, H.; Pershan, P. S.; Magnussen, O.; DiMasi, E.; Ocko, B.; Deutsch, M., X-ray study of the oxidation of liquid-gallium surfaces. *Physical Review B* **1997**, *55* (16), 10786.

14. Boukamp, B.; Lesh, G.; Huggins, R., All-solid lithium electrodes with mixed-conductor matrix. *J. Electrochem. Soc.* **1981**, *128* (4), 725-729.

15. Ma, L.; Fahrenkrug, E.; Gerber, E.; Crowe, A. J.; Venable, F.; Bartlett, B. M.; Maldonado, S., High-Performance Polycrystalline Ge Microwire Film Anodes for Li Ion Batteries. *ACS Energy Lett.* **2016**, *2*, 238-243.